

# Touch I/O OTP MCU

# BS23A02CA/BS23B04CA BS23B08CA/BS23B16CA

Revision: V1.20 Date: March 21, 2025

www.holtek.com



# **Table of Contents**

| Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| CPU Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6                                                                                                              |
| Peripheral Features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 6                                                                                                              |
| General Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7                                                                                                              |
| Selection Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7                                                                                                              |
| Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8                                                                                                              |
| Pin Assignment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9                                                                                                              |
| Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11                                                                                                             |
| Absolute Maximum Ratings                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19                                                                                                             |
| D.C. Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                |
| Operating Voltage Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 19                                                                                                             |
| Standby Current Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                |
| Operating Current Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 21                                                                                                             |
| A.C. Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 21                                                                                                             |
| High Speed Internal Oscillator – HIRC – Frequency Accuracy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 21                                                                                                             |
| Low Speed Internal Oscillator Characteristics – LIRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                |
| Operating Frequency Characteristic Curves                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 23                                                                                                             |
| System Start Up Time Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 24                                                                                                             |
| Input/Output Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 25                                                                                                             |
| input output onal action of the information of the |                                                                                                                |
| Memory Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 26                                                                                                             |
| Memory Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 26<br>26                                                                                                       |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 26<br>26<br>27                                                                                                 |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 26<br>26<br>27<br>27                                                                                           |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 26<br>26<br>27<br>27<br>28                                                                                     |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 26<br>26<br>27<br>27<br>28<br>29                                                                               |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 26<br>26<br>27<br>27<br>28<br>29                                                                               |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 26<br>26<br>27<br>27<br>27<br>28<br>29<br>                                                                     |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26<br>26<br>27<br>27<br>28<br>29<br>30<br>30                                                                   |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26<br>26<br>27<br>27<br>27<br>27<br>29<br>30<br>30<br>31                                                       |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26<br>27<br>27<br>27<br>27<br>27<br>29<br>30<br>30<br>31<br>32                                                 |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 26<br>27<br>27<br>27<br>27<br>28<br>29<br>30<br>30<br>31<br>32<br>32                                           |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter<br>Stack<br>Arithmetic and Logic Unit – ALU<br>OTP Program Memory<br>Structure<br>Special Vectors<br>Look-up Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 26<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>30<br>30<br>30<br>31<br>32<br>32<br>32                         |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter<br>Stack<br>Arithmetic and Logic Unit – ALU<br>OTP Program Memory<br>Structure<br>Special Vectors<br>Look-up Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 26<br>27<br>27<br>27<br>27<br>27<br>27<br>27<br>29<br>30<br>30<br>30<br>31<br>32<br>32<br>32<br>32<br>32<br>32 |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter<br>Stack<br>Arithmetic and Logic Unit – ALU<br>OTP Program Memory<br>Structure<br>Special Vectors<br>Look-up Table<br>Table Program Example<br>In Circuit Programming – ICP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 26<br>27<br>27<br>27<br>27<br>27<br>29<br>30<br>30<br>30<br>31<br>32<br>32<br>32<br>32<br>33<br>34             |
| Memory Characteristics<br>LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA<br>LVD&LVR Electrical Characteristics – BS23B16CA<br>I <sup>2</sup> C Electrical Characteristics<br>Power-on Reset Characteristics<br>System Architecture<br>Clocking and Pipelining<br>Program Counter<br>Stack<br>Arithmetic and Logic Unit – ALU<br>OTP Program Memory<br>Structure<br>Special Vectors<br>Look-up Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 26<br>27<br>27<br>27<br>27<br>27<br>29<br>30<br>30<br>30<br>30<br>31<br>32<br>32<br>32<br>32<br>33<br>34<br>35 |

# BS23A02CA/BS23B04CA/BS23B08CA/BS23B16CA Touch I/O OTP MCU



| Data Memory                                    |    |
|------------------------------------------------|----|
| Structure                                      |    |
| General Purpose Data Memory                    | 40 |
| Special Purpose Data Memory                    | 40 |
| Special Function Register Description          |    |
| Indirect Addressing Register – IAR0, IAR1      |    |
| Memory Pointer – MP0, MP1                      |    |
| Bank Pointer – BP – BS23B08CA/BS23B16CA        |    |
| Accumulator – ACC                              | 46 |
| Program Counter Low Byte Register – PCL        | 46 |
| Look-up Table Registers – TBLP, TBHP, TBLH     | 47 |
| Status Register – STATUS                       | 47 |
| Oscillators                                    |    |
| Oscillator Overview                            |    |
| System Clock Configurations                    |    |
| Internal High Speed RC Oscillator – HIRC       |    |
| Internal 32kHz Oscillator – LIRC               |    |
| Operating Modes and System Clocks              |    |
| System Clocks                                  |    |
| System Operation Modes                         |    |
| Control Register                               |    |
| Operating Mode Switching                       |    |
| Standby Current Considerations                 |    |
| Wake-up                                        |    |
| Watchdog Timer – BS23A02CA/BS23B04CA/BS23B08CA |    |
| Watchdog Timer Clock Source                    |    |
| Watchdog Timer Control Register                |    |
| Watchdog Timer Operation                       |    |
| Watchdog Timer – BS23B16CA                     |    |
| Watchdog Timer Clock Source                    |    |
| Watchdog Timer Control Register                |    |
| Watchdog Timer Operation                       |    |
| Reset and Initialisation                       |    |
| Reset Functions                                |    |
| Reset Initial Conditions                       |    |
| Input/Output Ports                             |    |
| Pull-high Resistors                            |    |
| Port A Wake-up                                 |    |
| I/O Port Control Registers                     |    |
| Pin-shared Functions                           |    |
| I/O Pin Structure                              |    |
| Programming Considerations                     |    |



| 8-bit Timer/Event Counter - BS23B04CA/BS23B08CA/BS23B16CA  | 85  |
|------------------------------------------------------------|-----|
| Timer/Event Counter Input Clock Source                     | 85  |
| Timer/Event Counter Registers                              | 85  |
| Timer/Event Counter Operating Modes                        |     |
| 8-bit Pulse Width Modulator – BS23B16CA                    | 93  |
| PWM Registers Description                                  | 93  |
| PWM Counter Circuit                                        | 96  |
| Mask Circuit                                               | 97  |
| Timer Modules – TM – BS23B16CA                             | 98  |
| Introduction                                               | 98  |
| TM Operation                                               | 98  |
| TM Clock Source                                            | 99  |
| TM Interrupts                                              | 99  |
| TM External Pins                                           | 99  |
| Programming Considerations                                 | 100 |
| Periodic Type TM – PTM – BS23B16CA                         | 101 |
| Periodic Type TM Operation                                 | 101 |
| Periodic Type TM Register Description                      | 101 |
| Periodic Type TM Operation Modes                           | 106 |
| Touch Key Function – BS23A02CA/BS23B04CA/BS23B08CA         | 115 |
| Touch Key Structure                                        | 115 |
| Touch Key Register Definition                              | 115 |
| Touch Key Operation                                        | 121 |
| Touch Key Interrupt                                        | 122 |
| Programming Considerations                                 | 122 |
| Touch Key Function – BS23B16CA                             | 122 |
| Touch Key Structure                                        | 122 |
| Touch Key Register Definition                              | 122 |
| Touch Key Operation                                        | 128 |
| Touch Key Interrupt                                        | 129 |
| Programming Considerations                                 |     |
| I <sup>2</sup> C Interface – BS23B04CA/BS23B08CA/BS23B16CA | 130 |
| I <sup>2</sup> C Interface Operation                       | 130 |
| I <sup>2</sup> C Registers                                 | 131 |
| I <sup>2</sup> C Bus Communication                         | 134 |
| I <sup>2</sup> C Time-out Control                          | 137 |
| Low Voltage Detector – LVD – BS23B16CA                     | 138 |
| LVD Register                                               | 138 |
| LVD Operation                                              | 139 |
| Interrupts                                                 | 140 |
| Interrupt Registers                                        | 141 |
| Interrupt Operation                                        | 146 |
| External Interrupt                                         | 146 |
| Timer/Event Counter Interrupt                              | 147 |





| Touch Key Module Interrupt              | 147 |
|-----------------------------------------|-----|
| I <sup>2</sup> C Interrupt              | 148 |
| Multi-function Interrupts               | 148 |
| TM Interrupts                           | 148 |
| LVD Interrupt                           | 148 |
| PWM Interrupt                           | 149 |
| Time Base Interrupt                     | 149 |
| Interrupt Wake-up Function              | 151 |
| Programming Considerations              | 151 |
| Configuration Options                   | 152 |
| Application Circuits                    | 152 |
| Instruction Set                         | 154 |
| Introduction                            | 154 |
| Instruction Timing                      | 154 |
| Moving and Transferring Data            | 154 |
| Arithmetic Operations                   | 154 |
| Logical and Rotate Operation            | 155 |
| Branches and Control Transfer           | 155 |
| Bit Operations                          | 155 |
| Table Read Operations                   | 155 |
| Other Operations                        | 155 |
| Instruction Set Summary                 | 156 |
| Table Conventions                       | 156 |
| Instruction Definition                  |     |
| Package Information                     |     |
| 6-pin SOT23 Outline Dimensions          |     |
| 8-pin SOP (150mil) Outline Dimensions   | 170 |
| 10-pin MSOP Outline Dimensions          | 171 |
| 16-pin NSOP (150mil) Outline Dimensions | 172 |
| 20-pin NSOP (150mil) Outline Dimensions | 173 |
| 24-pin SSOP (150mil) Outline Dimensions | 174 |



# Features

# **CPU Features**

- Operating voltage
  - BS23A02CA/BS23B04CA/BS23B08CA:
    - f<sub>sys</sub>=8MHz: 2.0V~5.5V
  - BS23B16CA:
    - f<sub>sys</sub>=8MHz: 1.8V~5.5V
    - f<sub>SYS</sub>=12MHz: 2.7V~5.5V
    - f<sub>sys</sub>=16MHz: 3.3V~5.5V
- Up to 0.25 $\mu$ s instruction cycle with 16MHz system clock at V<sub>DD</sub>=5V
- · Power down and wake-up functions to reduce power consumption
- Oscillator types
  - Internal High Speed 8/12/16MHz RC HIRC
  - Internal Low Speed 32kHz RC LIRC
- Multi-mode operation: FAST, SLOW, IDLE and SLEEP
- Fully integrated internal oscillators require no external components
- All instructions executed in one or two instruction cycles
- Table read instructions
- 61 powerful instructions
- Up to 6-level subroutine nesting
- Bit manipulation instruction

# **Peripheral Features**

- OTP Program Memory: (1K-16)×14~(2K-16)×16
- Data Memory: 64×8~512×8
- OTP ROM Parameter Program ORPP (for BS23B04CA, BS23B08CA and BS23B16CA)
- Watchdog Timer function
- Up to 22 bidirectional I/O lines
- Single external interrupt line shared with I/O pin
- Multiple 8-bit programmable Timer/Event Counters with PWM output (for BS23B04CA and BS23B08CA)
- Single 8-bit programmable Timer/Event Counter (for BS23B16CA)
- Single 3-channel 8-bit Pulse Width Modulator (for BS23B16CA)
- Single 10-bit Periodic Type Timer Module for time measurement, capture input, compare match output, PWM output or single pulse output function (for BS23B16CA)
- I<sup>2</sup>C interface (for BS23B04CA, BS23B08CA and BS23B16CA)
- Up to 16 touch key functions
- Up to two Time-Base functions for generation of fixed time interrupt signals
- Low voltage reset function
- Low voltage detect function (for BS23B16CA)
- Package types: SOT23-6, 8-pin SOP, 10-pin MSOP, 16-pin NSOP, 20/24-pin SSOP



# **General Description**

The devices are OTP type 8-bit high performance RISC architecture microcontrollers, designed for Touch Key product applications.

For memory features, the devices are supplied with One-Time Programmable, OTP memory. Other memory includes an area of RAM Data Memory.

Analog features include multiple extremely flexible Timer/Event Counters, an 8-bit PWM circuit and a Timer Module which provide timing, pulse generation, PWM generation and other functions. Protective features such as an internal Watchdog Timer, Low Voltage Reset and Low Voltage Detector coupled with excellent noise immunity and ESD protection ensure that reliable operation is maintained in hostile electrical environments.

A full choice of internal high and low speed oscillators are provided and the two fully integrated system oscillators require no external components for their implementation. The ability to operate and switch dynamically between a range of operating modes using different clock sources gives users the ability to optimize microcontroller operation and minimize power consumption. Easy communication with the outside world is provided using the internal l<sup>2</sup>C interface.

The devices include  $2 \sim 16$  touch keys which can detect human body contact using external touch pads. The high level of device integration enable applications to be implemented with a minimum number of external components.

Special internal circuitry is also employed to ensure excellent power noise rejection to reduce the possibility of false detections, increasing the touch switch application reliability under adverse environmental conditions. With auto-calibration, low standby current, excellent resistance to voltage fluctuation and other features, this range of touch key devices provide a simple and effective means of implementing touch key operation in a wide variety of applications.

# **Selection Table**

Most features are common to these devices, the main features distinguishing of them are maximum frequency,  $V_{DD}$ , Memory capacity, I/O count, Touch key count, Time Base, Timer count, stack capacity and package types, etc. The following table summarises the main features of each device.

| Part No.  | Max. Freq. | VDD       | ROM        | RAM   | I/O | Touch key |
|-----------|------------|-----------|------------|-------|-----|-----------|
| BS23A02CA | 8MHz       | 2.0V~5.5V | (1K-16)×14 | 64×8  | 6   | 2         |
| BS23B04CA | 8MHz       | 2.0V~5.5V | (2K-16)×15 | 128×8 | 8   | 4         |
| BS23B08CA | 8MHz       | 2.0V~5.5V | (2K-16)×15 | 256×8 | 14  | 8         |
| BS23B16CA | 16MHz      | 1.8V~5.5V | (2K-16)×16 | 512×8 | 22  | 16        |

| Part No.  | Time Base | Timer                                  | l²C          | ORPP         | Stack | Package         |
|-----------|-----------|----------------------------------------|--------------|--------------|-------|-----------------|
| BS23A02CA | 1         | ×                                      | ×            | ×            | 2     | SOT23-6<br>8SOP |
| BS23B04CA | 1         | 8-bit×2                                | $\checkmark$ | $\checkmark$ | 4     | 8SOP<br>10MSOP  |
| BS23B08CA | 2         | 8-bit×4                                | √            | $\checkmark$ | 6     | 16NSOP          |
| BS23B16CA | 2         | 10-bit PTM×1<br>8-bit PWM×3<br>8-bit×1 | V            | $\checkmark$ | 6     | 20/24SSOP       |



# **Block Diagram**



BS23B04CA



BS23B08CA















- Note: 1. If the pin-shared pin functions have multiple outputs, the desired pin-shared function is determined by the corresponding software control bits.
  - 2. The OCDSDA and OCDSCK pins are supplied for the OCDS dedicated pins and as such only available for the BS23AV02CA/BS23BV04CA/BS23BV08CA/BS23BV16CA devices (Flash type) which are the OCDS EV chips for the BS23A02CA/BS23B04CA/BS23B04CA/BS23B08CA/BS23B16CA devices (OTP type).
  - 3. The VPP pin is the High Voltage input for OTP programming and only available for the BS23B04CA/BS23B08CA/BS23B16CA devices.



- 4. For less pin-count package types there will be unbonded pins which should be properly configured to avoid unwanted current consumption resulting from floating input conditions. Refer to the "Standby Current Considerations" and "Input/Output Ports" sections.
- 5. The BS23AV02CA 16-pin NSOP-B provides e-FADP08N-BS soft board.
- 6. For the BS23B04CA 8-pin SOP-A, on Pin 4 there are two sets of pin functions, the PA0/INT/TC1/ PWM00/SCL/ICPDA or PA4/KEY4, however they cannot be used simultaneously. If the PA0/INT/ TC1/PWM00/SCL/ICPDA function set is used, the PA4 should be configured as an input with pull-high function disabled. If the PA4/KEY4 function set is used, the PA0 should be configured as an input with pull-high function disabled.
- 7. The PB0 for the BS23BV04CA 16-pin NSOP-A only, which should be set to the general purpose I/O with pull-up function.
- 8. The BS23B04CA PB0 port and the BS23B08CA PA5 port are unbonded pins which should be properly configured to avoid unwanted current consumption resulting from floating input conditions. Refer to the "Standby Current Considerations" and "Input/Output Ports" sections.

# **Pin Description**

The function of each pin is listed in the following table, however the details behind how each pin is configured is contained in other sections of the datasheet.

| Pin Name               | Function | OPT                    | I/T | O/T  | Description                                                                                                                                                                     |
|------------------------|----------|------------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | PA0      | PAPU<br>PAWU<br>PAS0   | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                       |
| PA0/INT/<br>ICPDA/KEY1 | INT      | INTEG<br>INTC0<br>PAS0 | ST  | _    | External interrupt input                                                                                                                                                        |
|                        | ICPDA    | —                      | ST  | CMOS | ICP Data/Address pin                                                                                                                                                            |
|                        | KEY1     | PAS0                   | AN  | —    | Touch key input                                                                                                                                                                 |
| PA1/KEY2               | PA1      | PAPU<br>PAWU<br>PAS0   | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                       |
|                        | KEY2     | PAS0                   | AN  | —    | Touch key input                                                                                                                                                                 |
| PA2/ICPCK              | PA2      | PAPU<br>PAWU           | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                       |
|                        | ICPCK    | —                      | ST  | —    | ICP clock pin                                                                                                                                                                   |
| PA3                    | PA3      | PAPU<br>PAWU           | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                       |
| PA4                    | PA4      | PAPU<br>PAWU           | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                       |
|                        | PA7      | PAPU<br>PAWU           | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.<br>This I/O is pin-shared with VPP and could result in increased<br>current consumption if it is set to output high. |
| PA7/RES/VPP            | RES      | CO                     | ST  |      | External reset input                                                                                                                                                            |
|                        | VPP      | _                      | PWR | _    | High Voltage input for OTP programming, not available for EV chip                                                                                                               |
| VDD                    | VDD      |                        | PWR | —    | Positive power supply                                                                                                                                                           |
| VSS                    | VSS      | —                      | PWR | _    | Negative power supply, ground                                                                                                                                                   |

#### BS23A02CA/BS23AV02CA



# BS23A02CA/BS23B04CA/BS23B08CA/BS23B16CA Touch I/O OTP MCU

| Pin Name       | Function             | OPT | I/T | O/T  | Description                             |
|----------------|----------------------|-----|-----|------|-----------------------------------------|
| For 16-pin NSO | OP package type only |     |     |      |                                         |
| OCDSDA         | OCDSDA               | —   | ST  | CMOS | OCDS address/data pin, for EV chip only |
| OCDSCK         | OCDSCK               | —   | ST  | —    | OCDS clock pin, for EV chip only        |
| NC             | NC                   |     | _   |      | No connection                           |
|                |                      |     |     |      |                                         |

Legend: I/T: Input type;

O/T: Output type;

OPT: Optional by configuration option (CO) or register option;

ST: Schmitt Trigger input; CMOS

AN: Analog signal.

CMOS: CMOS output;

PWR: Power; CO: Configuration option;

# BS23B04CA/BS23BV04CA

| Pin Name                        | Function | OPT                           | I/T | O/T  | Description                                                |
|---------------------------------|----------|-------------------------------|-----|------|------------------------------------------------------------|
|                                 | PA0      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
| PA0/INT/TC1/<br>PWM00/SCL/ICPDA | INT      | INTEG<br>INTC0<br>PAS0<br>IFS | ST  |      | External interrupt input                                   |
|                                 | TC1      | PAS0                          | ST  | —    | Timer/Event Counter 1 clock input                          |
|                                 | PWM00    | PAS0                          | _   | CMOS | PWM0 signal output                                         |
|                                 | SCL      | PAS0<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                                |
|                                 | ICPDA    | —                             | ST  | CMOS | ICP Data/Address pin                                       |
| PA1/KEY2                        | PA1      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
|                                 | KEY2     | PAS0                          | AN  | _    | Touch key input                                            |
|                                 | PA2      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
| PA2/PWM10/                      | PWM10    | PAS0                          |     | CMOS | PWM1 signal output                                         |
| PWM00B/SDA/ICPCK                | PWM0OB   | PAS0                          | _   | CMOS | PWM0 signal inverter output                                |
|                                 | SDA      | PAS0<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                 |
|                                 | ICPCK    | —                             | ST  | —    | ICP clock pin                                              |
| PA3/KEY3                        | PA3      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
|                                 | KEY3     | PAS0                          | AN  | _    | Touch key input                                            |
| PA4/KEY4                        | PA4      | PAPU<br>PAWU<br>PAS1          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
|                                 | KEY4     | PAS1                          | AN  |      | Touch key input                                            |
| PA5/KEY1                        | PA5      | PAPU<br>PAWU<br>PAS1          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. |
|                                 | KEY1     | PAS1                          | AN  | —    | Touch key input                                            |



| Pin Name                                | Function  | OPT                           | I/T | O/T  | Description                                                                                                                                                                        |
|-----------------------------------------|-----------|-------------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                         | PA6       | PAPU<br>PAWU<br>PAS1          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                                                                                                                         |
| PA6/INT/TC0/<br>PWM10/PWM10B/SCL        | INT       | INTEG<br>INTC0<br>PAS1<br>IFS | ST  | _    | External interrupt input                                                                                                                                                           |
|                                         | TC0       | PAS1                          | ST  | —    | Timer/Event Counter 0 clock input                                                                                                                                                  |
|                                         | PWM10     | PAS1                          | _   | CMOS | PWM1 signal output                                                                                                                                                                 |
|                                         | PWM10B    | PAS1                          | _   | CMOS | PWM1 signal inverter output                                                                                                                                                        |
|                                         | SCL       | PAS1<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                                                                                                                                                        |
|                                         | PA7       | PAPU<br>PAWU<br>PAS1          | ST  | CMOS | General purpose I/O. Register enabled pull-up and<br>wake-up. This I/O is pin-shared with VPP and could<br>result in increased current consumption if it is set<br>to output high. |
| PA7/VPP/INT/RES/TC0/<br>PWM0O/PWM1O/SDA | VPP       | _                             | PWR | _    | High Voltage input for OTP programming, not available for EV chip                                                                                                                  |
|                                         | INT       | INTEG<br>INTC0<br>IFS<br>PAS1 | ST  |      | External interrupt input                                                                                                                                                           |
|                                         | RES       | СО                            | ST  |      | External reset input                                                                                                                                                               |
|                                         | PWM00     | PAS1                          | _   | CMOS | PWM0 signal output                                                                                                                                                                 |
|                                         | PWM10     | PAS1                          | _   | CMOS | PWM1 signal output                                                                                                                                                                 |
|                                         | SDA       | PAS1<br>IFS                   | ST  | NMOS | l²C data line                                                                                                                                                                      |
| VDD                                     | VDD       | _                             | PWR | _    | Positive power supply                                                                                                                                                              |
| VSS                                     | VSS       |                               | PWR |      | Negative power supply, ground                                                                                                                                                      |
| For 16-pin NSOP package                 | type only |                               |     | -    |                                                                                                                                                                                    |
|                                         | PB0       | PBPU                          | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                                     |
| PB0/INT/PWM00/PWM10/                    | INT       | INTEG<br>INTC0<br>IFS         | ST  | _    | External interrupt input                                                                                                                                                           |
| SDA                                     | PWM00     | PBS0                          | _   | CMOS | PWM0 signal output                                                                                                                                                                 |
|                                         | PWM10     | PBS0                          | _   | CMOS | PWM1 signal output                                                                                                                                                                 |
|                                         | SDA       | PBS0<br>IFS                   | ST  | NMOS | I²C data line                                                                                                                                                                      |
| OCDSDA                                  | OCDSDA    |                               | ST  | CMOS | OCDS address/data pin, for EV chip only                                                                                                                                            |
| OCDSCK                                  | OCDSCK    | _                             | ST  | _    | OCDS clock pin, for EV chip only                                                                                                                                                   |
| NC                                      | NC        |                               | _   |      | No connection                                                                                                                                                                      |

tput type; OPT: Optional by configuration option (CO) or register option;

PWR: Power; NMOS: NMOS output;

ST: Schmitt Trigger input; CO: Configuration option; CMOS: CMOS output; AN: Analog signal.



## BS23B08CA/BS23BV08CA

| Pin Name                           | Function | OPT                           | I/T | O/T  | Description                                               |
|------------------------------------|----------|-------------------------------|-----|------|-----------------------------------------------------------|
|                                    | PA0      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
| PA0/INT/PWM0O/SDA/<br>ICPDA/OCDSDA | INT      | INTEG<br>INTC0<br>PAS0<br>IFS | ST  |      | External interrupt input                                  |
|                                    | PWM00    | PAS0                          | _   | CMOS | PWM0 signal output                                        |
|                                    | SDA      | PAS0<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                |
|                                    | ICPDA    |                               | ST  | CMOS | ICP Data/Address pin                                      |
|                                    | OCDSDA   |                               | ST  | CMOS | OCDS address/data pin, for EV chip only                   |
|                                    | PA1      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
| PA1/TC1/PWM0O/                     | TC1      | PAS0                          | ST  |      | Timer/Event Counter 1 clock input                         |
| PWM2O/PWM3O                        | PWM00    | PAS0                          |     | CMOS | PWM0 signal output                                        |
|                                    | PWM2O    | PAS0                          | —   | CMOS | PWM2 signal output                                        |
|                                    | PWM3O    | PAS0                          | —   | CMOS | PWM3 signal output                                        |
| PA2/PWM10/PWM30B/                  | PA2      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
|                                    | PWM10    | PAS0                          | _   | CMOS | PWM1 signal output                                        |
|                                    | PWM3OB   | PAS0                          |     | CMOS | PWM3 signal inverter output                               |
| SCL/ICPCK/OCDSCK                   | SCL      | PAS0<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                               |
|                                    | ICPCK    | _                             | ST  | —    | ICP clock pin                                             |
|                                    | OCDSCK   | _                             | ST  |      | OCDS clock pin, for EV chip only                          |
|                                    | PA3      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
| PA3/TC3/PWM2O/                     | TC3      | PAS0                          | ST  | —    | Timer/Event Counter 3 clock input                         |
| PWM10B/SDA                         | PWM2O    | PAS0                          | —   | CMOS | PWM2 signal output                                        |
|                                    | PWM10B   | PAS0                          |     | CMOS | PWM1 signal inverter output                               |
|                                    | SDA      | PAS0<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                |
|                                    | PA4      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
| PA4/INT/TC2/PWM1O/<br>PWM00B/SCL   | INT      | INTEG<br>INTC0<br>PAS1<br>IFS | ST  | _    | External interrupt input                                  |
|                                    | TC2      | PAS1                          | ST  |      | Timer/Event Counter 2 clock input                         |
|                                    | PWM10    | PAS1                          | _   | CMOS | PWM1 signal output                                        |
|                                    | PWM0OB   | PAS1                          | _   | CMOS | PWM0 signal inverter output                               |
|                                    | SCL      | PAS1<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                               |



| Pin Name                             | Function | OPT                           | I/T | O/T  | Description                                                                                                                                                               |
|--------------------------------------|----------|-------------------------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                      | PA7      | PAPU<br>PAWU<br>PAS1          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up. This I/O is pin-shared with VPP and could result in increased current consumption if it is set to output high. |
|                                      | VPP      | _                             | PWR | _    | High Voltage input for OTP programming, not available for EV chip                                                                                                         |
| PA7/VPP/INT/RES/TC0/<br>PWM3O/PWM2OB | INT      | INTEG<br>INTC0<br>IFS<br>PAS1 | ST  |      | External interrupt input                                                                                                                                                  |
|                                      | RES      | со                            | ST  |      | External reset input                                                                                                                                                      |
|                                      | TC0      | PAS1                          | ST  |      | Timer/Event Counter 0 clock input                                                                                                                                         |
|                                      | PWM3O    | PAS1                          | —   | CMOS | PWM3 signal output                                                                                                                                                        |
|                                      | PWM2OB   | PAS1                          | _   | CMOS | PWM2 signal inverter output                                                                                                                                               |
| PB0/KEY1                             | PB0      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up                                                                                                                             |
|                                      | KEY1     | PBS0                          | AN  | _    | Touch key input                                                                                                                                                           |
| PB1/KEY2                             | PB1      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                            |
|                                      | KEY2     | PBS0                          | AN  |      | Touch key input                                                                                                                                                           |
| PB2/KEY3                             | PB2      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                            |
|                                      | KEY3     | PBS0                          | AN  | _    | Touch key input                                                                                                                                                           |
| PB3/KEY4                             | PB3      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                            |
|                                      | KEY4     | PBS0                          | AN  |      | Touch key input                                                                                                                                                           |
| PB4/KEY5                             | PB4      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                            |
|                                      | KEY5     | PBS1                          | AN  |      | Touch key input                                                                                                                                                           |
| PB5/KEY6                             | PB5      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                            |
|                                      | KEY6     | PBS1                          | AN  | _    | Touch key input                                                                                                                                                           |
| PB6/KEY7                             | PB6      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                            |
|                                      | KEY7     | PBS1                          | AN  | —    | Touch key input                                                                                                                                                           |
| PB7/KEY8                             | PB7      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up.                                                                                                                            |
|                                      | KEY8     | PBS1                          | AN  |      | Touch key input                                                                                                                                                           |
| VDD                                  | VDD      | _                             | PWR | _    | Positive power supply                                                                                                                                                     |
| VSS                                  | VSS      |                               | PWR | —    | Negative power supply, ground                                                                                                                                             |

Legend: I/T: Input type;

O/T: Output type;

OPT: Optional by configuration option (CO) or register option;ST: Schmitt Trigger input;CMOS: CMOS output;CO: Configuration option;AN: Analog signal.

PWR: Power; NMOS: NMOS output;

Rev. 1.20



## BS23B16CA/BS23BV16CA

| Pin Name                               | Function | OPT                           | I/T | O/T  | Description                                               |
|----------------------------------------|----------|-------------------------------|-----|------|-----------------------------------------------------------|
|                                        | PA0      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
|                                        | SDA      | PAS0<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                |
| PA0/SDA/INT/PWMO0/<br>SCL/ICPDA/OCDSDA | INT      | INTEG<br>INTC0<br>PAS0<br>IFS | ST  | _    | External interrupt input                                  |
|                                        | PWMO0    | PAS0                          | _   | CMOS | PWM0 signal output                                        |
|                                        | SCL      | PAS0<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                               |
|                                        | ICPDA    | —                             | ST  | CMOS | ICP data/address                                          |
|                                        | OCDSDA   | _                             | ST  | CMOS | OCDS data/address, for EV chip only                       |
|                                        | PA1      | PAPU<br>PAWU<br>PAS0          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
|                                        | PTP      | PAS0                          | _   | CMOS | PTM output                                                |
| PA1/PTP/SCL/INT/SDA/<br>PWMO0/TC       | SCL      | PAS0<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                               |
|                                        | SDA      | PAS0<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                |
|                                        | PWMO0    | PAS0                          | _   | CMOS | PWM0 signal output                                        |
|                                        | TC       | PAS0                          | ST  | _    | Timer/Event Counter clock input                           |
|                                        | PA2      | PAPU<br>PAWU<br>PAS1          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
|                                        | SCL      | PAS1<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                               |
| PA2/SCL/PTP/PWMO1/                     | PTP      | PAS1                          | _   | CMOS | PTM output                                                |
| SDA/ICPCK/OCDSCK                       | PWMO1    | PAS1                          | _   | CMOS | PWM1 signal output                                        |
|                                        | SDA      | PAS1<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                |
|                                        | ICPCK    | —                             | ST  | _    | ICP clock pin                                             |
|                                        | OCDSCK   | —                             | ST  |      | OCDS clock pin, for EV chip only                          |
|                                        | PA3      | PAPU<br>PAWU<br>PAS1          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up |
|                                        | PTCK     | PAS1                          | ST  | _    | PTM clock input or capture input                          |
| PA3/PTCK/SCL/PWMO2/                    | SCL      | PAS1<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                               |
| PWMO1/SDA/PWM0OB                       | PWMO2    | PAS1                          | _   | CMOS | PWM2 signal output                                        |
|                                        | PWMO1    | PAS1                          | _   | CMOS | PWM1 signal output                                        |
|                                        | SDA      | PAS1<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                |
|                                        | PWM0OB   | PAS1                          | _   | CMOS | PWM0 signal inverter output                               |



| Pin Name                                      | Function | OPT                           | I/T | O/T  | Description                                                                                                                                                                        |
|-----------------------------------------------|----------|-------------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                               | PA4      | PAPU<br>PAWU<br>PAS2          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                          |
|                                               | PTPI     | PAS2                          | ST  | —    | PTM capture input                                                                                                                                                                  |
|                                               | SDA      | PAS2<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                                                                                                                                         |
| PA4/PTPI/SDA/INT/<br>PWM01/SCL/PTPB/<br>PWM00 | INT      | INTEG<br>INTC0<br>PAS2<br>IFS | ST  | _    | External interrupt input                                                                                                                                                           |
|                                               | PWMO1    | PAS2                          | _   | CMOS | PWM1 signal output                                                                                                                                                                 |
|                                               | SCL      | PAS2<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                                                                                                                                                        |
|                                               | PTPB     | PAS2                          |     | CMOS | PTM inverting output                                                                                                                                                               |
|                                               | PWM00    | PAS2                          |     | CMOS | PWM0 signal output                                                                                                                                                                 |
|                                               | PA5      | PAPU<br>PAWU<br>PAS2          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                          |
| PA5/KEY15/PWMO1/SDA/                          | KEY15    | PAS2                          | AN  |      | Touch key input                                                                                                                                                                    |
| SCL                                           | PWMO1    | PAS2                          |     | CMOS | PWM1 signal output                                                                                                                                                                 |
|                                               | SDA      | PAS2<br>IFS                   | ST  | NMOS | I²C data line                                                                                                                                                                      |
|                                               | SCL      | PAS2<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                                                                                                                                                        |
|                                               | PA6      | PAPU<br>PAWU<br>PAS3          | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up                                                                                                                          |
|                                               | KEY16    | PAS3                          | AN  | _    | Touch key input                                                                                                                                                                    |
| PA6/KEY16/PWMO0/SCL/<br>SDA                   | PWMO0    | PAS3                          | —   | CMOS | PWM0 signal output                                                                                                                                                                 |
|                                               | SCL      | PAS3<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                                                                                                                                                        |
|                                               | SDA      | PAS3<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                                                                                                                                         |
|                                               | PA7      | PAPU<br>PAWU<br>PAS3          | ST  | CMOS | General purpose I/O. Register enabled pull-up and<br>wake-up. This I/O is pin-shared with VPP and could<br>result in increased current consumption if it is set<br>to output high. |
|                                               | PTPB     | PAS3                          | —   | CMOS | PTM inverting output                                                                                                                                                               |
| PA7/PTPB/SCL/RES/VPP/                         | SCL      | PAS3<br>IFS                   | ST  | CMOS | I <sup>2</sup> C clock line                                                                                                                                                        |
| PWMO0/SDA                                     | RES      | CO<br>RSTC                    | ST  |      | External reset input                                                                                                                                                               |
|                                               | VPP      | _                             | PWR | _    | High Voltage input OTP programming pin, not available for EV chip                                                                                                                  |
|                                               | PWMO0    | PAS3                          | —   | CMOS | PWM0 signal output                                                                                                                                                                 |
|                                               | SDA      | PAS3<br>IFS                   | ST  | NMOS | I <sup>2</sup> C data line                                                                                                                                                         |
| PB0/KEY1                                      | PB0      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up                                                                                                                                      |
|                                               | KEY1     | PBS0                          | AN  | _    | Touch key input                                                                                                                                                                    |
| PB1/KEY2                                      | PB1      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up                                                                                                                                      |
|                                               | KEY2     | PBS0                          | AN  | _    | Touch key input                                                                                                                                                                    |



# BS23A02CA/BS23B04CA/BS23B08CA/BS23B16CA Touch I/O OTP MCU

| Pin Name            | Function | OPT                           | I/T | O/T  | Description                                   |
|---------------------|----------|-------------------------------|-----|------|-----------------------------------------------|
| PB2/KEY3            | PB2      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
|                     | KEY3     | PBS0                          | AN  | —    | Touch key input                               |
| PB3/KEY4            | PB3      | PBPU<br>PBS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
|                     | KEY4     | PBS0                          | AN  | —    | Touch key input                               |
| PB4/KEY5            | PB4      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
|                     | KEY5     | PBS1                          | AN  | —    | Touch key input                               |
| PB5/KEY6            | PB5      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
|                     | KEY6     | PBS1                          | AN  |      | Touch key input                               |
| PB6/KEY7            | PB6      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
|                     | KEY7     | PBS1                          | AN  |      | Touch key input                               |
| PB7/KEY8            | PB7      | PBPU<br>PBS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
|                     | KEY8     | PBS1                          | AN  |      | Touch key input                               |
|                     | PC0      | PCPU<br>PCS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
| PC0/KEY9/PTP        | KEY9     | PCS0                          | AN  | —    | Touch key input                               |
|                     | PTP      | PCS0                          |     | CMOS | PTM output                                    |
|                     | PC1      | PCPU<br>PCS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
| PC1/KEY10/PWMO0     | KEY10    | PCS0                          | AN  | —    | Touch key input                               |
|                     | PWMO0    | PCS0                          | —   | CMOS | PWM0 signal output                            |
|                     | PC2      | PCPU<br>PCS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
| PC2/KEY11/PWMO1     | KEY11    | PCS0                          | AN  | —    | Touch key input                               |
|                     | PWMO1    | PCS0                          | _   | CMOS | PWM1 signal output                            |
|                     | PC3      | PCPU<br>PCS0                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
| PC3/KEY12/PWMO2     | KEY12    | PCS0                          | AN  |      | Touch key input                               |
|                     | PWMO2    | PCS0                          |     | CMOS | PWM2 signal output                            |
|                     | PC4      | PCPU<br>PCS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
| PC4/KEY13/PTP/PWMO1 | KEY13    | PCS1                          | AN  |      | Touch key input                               |
|                     | PTP      | PCS1                          |     |      | PTM output                                    |
|                     | PWMO1    | PCS1                          |     | CMOS | PWM1 signal output                            |
|                     | PC5      | PCPU<br>PCS1                  | ST  | CMOS | General purpose I/O. Register enabled pull-up |
|                     | KEY14    | PCS1                          | AN  |      | Touch key input                               |
| PC5/KEY14/PWMO2/INT | PWMO2    | PCS1                          | —   | CMOS | PWM2 signal output                            |
|                     | INT      | INTEG<br>INTC0<br>PCS1<br>IFS | ST  | _    | External interrupt input                      |



| Pin Name                                   | Function              | OPT | I/T | O/T     | Description                   |  |  |
|--------------------------------------------|-----------------------|-----|-----|---------|-------------------------------|--|--|
| VDD                                        | VDD                   | —   | PWR | _       | Positive power supply         |  |  |
| VSS                                        | VSS                   |     | PWR |         | Negative power supply, ground |  |  |
| Legend: I/T: Input type; O/T: Output type; |                       |     |     |         |                               |  |  |
| OPT: Optional by c                         | r option; PWR: Power; |     |     |         |                               |  |  |
| ST: Schmitt Trigger input;                 |                       |     |     | DS: CMO | DS output;                    |  |  |

S1: Schmitt Trigger input; NMOS: NMOS output; AN: Analog signal.

# CO: Configuration option;

# **Absolute Maximum Ratings**

| Supply Voltage          | Vss-0.3V to 6.0V                                           |
|-------------------------|------------------------------------------------------------|
| Input Voltage           | $V_{\text{SS}}\text{-}0.3V$ to $V_{\text{DD}}\text{+}0.3V$ |
| Storage Temperature     | -60°C to 150°C                                             |
| Operating Temperature   | -40°C to 85°C                                              |
| I <sub>OH</sub> Total   | -80mA                                                      |
| IoL Total               |                                                            |
| Total Power Dissipation |                                                            |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the devices. Functional operation of the devices at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

# D.C. Characteristics

For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency, pin load conditions, temperature and program instruction type, etc., can all exert an influence on the measured values.

# **Operating Voltage Characteristics**

# BS23A02CA/BS23B04CA/BS23B08CA

|                 |                          |                                            |      |      | Ta=-40° | C~85°C |
|-----------------|--------------------------|--------------------------------------------|------|------|---------|--------|
| Symbol          | Parameter                | Test Conditions                            | Min. | Тур. | Max.    | Unit   |
| V <sub>DD</sub> | Operating Voltage – HIRC | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz  | 2.0  | _    | 5.5     | V      |
| VDD             | Operating Voltage – LIRC | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz | 2.0  | _    | 5.5     | V      |

# BS23B16CA

Ta=-40°C~85°C

| Symbol | Parameter                | Test Conditions                            | Min. | Тур. | Max. | Unit |
|--------|--------------------------|--------------------------------------------|------|------|------|------|
|        |                          | f <sub>SYS</sub> =f <sub>HIRC</sub> =8MHz  | 1.8  | _    | 5.5  | V    |
| VDD    | Operating Voltage – HIRC | f <sub>SYS</sub> =f <sub>HIRC</sub> =12MHz | 2.7  |      | 5.5  | V    |
|        |                          | f <sub>SYS</sub> =f <sub>HIRC</sub> =16MHz | 3.3  | _    | 5.5  | V    |
|        | Operating Voltage – LIRC | f <sub>SYS</sub> =f <sub>LIRC</sub> =32kHz | 1.8  | _    | 5.5  | V    |



## **Standby Current Characteristics**

#### BS23A02CA/BS23B04CA/BS23B08CA

**Test Conditions** Max. Symbol **Standby Mode** Min. Тур. Max. Unit @85°C Conditions  $\boldsymbol{V}_{\text{DD}}$ 7.00 2V 0.45 0.80 \_\_\_\_ 3V WDT off 0.45 0.90 8.00 μA 5V 0.5 2.0 10.0 \_ SLEEP Mode 2V 22 30 40 \_ 3V 40 50 WDT on 33 μΑ 5V 45 50 60 \_ ISTB 25 2V \_ 35 45 IDLE0 Mode - LIRC 3V f<sub>SUB</sub> on 38 45 55 μA 5V 50 65 55 2V 288 400 480 \_ IDLE1 Mode - HIRC 3V fsub on, fsys=8MHz 360 500 600 μA 5V 600 800 960 \_

#### BS23B16CA

Ta=-40°C~85°C, unless otherwise specified

Ta=25°C, unless otherwise specified

| Querra ha a l | Oton dhu Mode       |      | Test Conditions                              | Min  | True | Max  | Max.  | L locit |
|---------------|---------------------|------|----------------------------------------------|------|------|------|-------|---------|
| Symbol        | Standby Mode        | VDD  | Conditions                                   | Min. | Тур. | Max. | @85°C | Unit    |
|               |                     | 1.8V |                                              |      | 0.45 | 0.80 | 7.00  |         |
|               |                     | 3V   | WDT off                                      |      | 0.45 | 0.90 | 8.00  | μA      |
|               | SLEEP Mode          | 5V   |                                              | _    | 0.5  | 2.0  | 10.0  |         |
|               |                     | 1.8V |                                              |      | 1.5  | 3.0  | 5.5   |         |
|               |                     | 3V   | WDT on                                       | _    | 1.8  | 3.6  | 6.5   | μA      |
| -             |                     | 5V   |                                              | _    | 3    | 5    | 10    |         |
|               | IDLE0 Mode – LIRC   | 1.8V |                                              |      | 2.4  | 4.0  | 8.0   | μΑ      |
|               |                     | 3V   | f <sub>SUB</sub> on                          |      | 3    | 5    | 9     |         |
| ISTB          |                     | 5V   |                                              |      | 5    | 10   | 15    |         |
|               |                     | 1.8V |                                              |      | 288  | 400  | 480   |         |
|               |                     | 3V   | f <sub>SUB</sub> on, f <sub>SYS</sub> =8MHz  |      | 360  | 500  | 600   |         |
|               |                     | 5V   |                                              | _    | 600  | 800  | 960   |         |
|               | IDLE1 Mode – HIRC   | 2.7V |                                              |      | 432  | 600  | 720   |         |
|               | IDLET WOULE - THING | 3V   | f <sub>SUB</sub> on, f <sub>SYS</sub> =12MHz |      | 540  | 750  | 900   | μA      |
|               |                     | 5V   |                                              | _    | 800  | 1200 | 1440  |         |
|               |                     | 3.3V | fue on fue-16MHz                             |      | 0.80 | 1.20 | 1.44  |         |
|               |                     | 5V   | f <sub>SUB</sub> on, f <sub>SYS</sub> =16MHz | _    | 1.4  | 2.0  | 2.4   | mA      |

Note: When using the characteristic table data, the following notes should be taken into consideration:

- 1. Any digital inputs are set in a non-floating condition and the I/O pin-shared with VPP is not setup in an output high condition.
- 2. All measurements are taken under conditions of no load and with all peripherals in an off state.
- 3. There are no DC current paths.
- 4. All Standby Current values are taken after a HALT instruction execution thus stopping all instruction execution.

Ta=-40°C~85°C

# **Operating Current Characteristics**

## BS23A02CA/BS23B04CA/BS23B08CA

|        |                  |                 |                         |         |      | Ta=-40° | C~85°C |
|--------|------------------|-----------------|-------------------------|---------|------|---------|--------|
| Symbol | Operating Mode   |                 | Test Conditions         | Min.    | Turn | Max.    | Unit   |
| Symbol |                  | V <sub>DD</sub> | Conditions              | IVIIII. | Тур. | IVIAX.  | Unit   |
|        | SLOW Mode – LIRC | 2V              | f <sub>sys</sub> =32kHz | _       | 30   | 50      | μA     |
|        |                  | 3V              |                         | _       | 40   | 60      |        |
|        |                  | 5V              |                         | _       | 60   | 80      |        |
| IDD    |                  | 2V              | fsys=8MHz               | _       | 0.6  | 1.0     | mA     |
|        | FAST Mode – HIRC | 3V              |                         |         | 0.8  | 1.2     |        |
|        |                  | 5V              |                         | _       | 1.6  | 2.4     |        |

#### BS23B16CA

| Symbol | Operating Mode   |      | Test Conditions         | Min.   | Turn | Max  | Unit |
|--------|------------------|------|-------------------------|--------|------|------|------|
| Symbol | Operating mode   | VDD  | Conditions              | IVIIN. | Тур. | Max. | Unit |
|        | SLOW Mode – LIRC | 1.8V |                         | —      | 8    | 16   |      |
|        |                  | 3V   | f <sub>sys</sub> =32kHz | _      | 10   | 20   | μA   |
|        |                  | 5V   |                         | —      | 30   | 50   |      |
|        |                  | 1.8V | f <sub>sys</sub> =8MHz  |        | 0.6  | 1.0  | mA   |
|        |                  | 3V   |                         |        | 0.8  | 1.2  |      |
| IDD    |                  | 5V   |                         | —      | 1.6  | 2.4  |      |
|        |                  | 2.7V |                         | _      | 1.0  | 1.4  |      |
|        | FAST Mode – HIRC | 3V   | f <sub>sys</sub> =12MHz |        | 1.2  | 1.8  | mA   |
|        |                  | 5V   |                         | _      | 2.4  | 3.6  |      |
|        |                  | 3.3V | f <sub>sys</sub> =16MHz | _      | 1.5  | 3.0  | mA   |
|        |                  | 5V   |                         | _      | 2.5  | 5.0  |      |

Note: When using the characteristic table data, the following notes should be taken into consideration:

- 1. Any digital inputs are set in a non-floating condition and the I/O pin-shared with VPP is not setup in an output high condition.
- 2. All measurements are taken under conditions of no load and with all peripherals in an off state.
- 3. There are no DC current paths.
- 4. All Operating Current values are measured using a continuous NOP instruction program loop.

# A.C. Characteristics

For data in the following tables, note that factors such as oscillator type, operating voltage, operating frequency and temperature, etc., can all exert an influence on the measured values.

# High Speed Internal Oscillator – HIRC – Frequency Accuracy

During the program writing operation the writer will trim the HIRC oscillator at a user selected HIRC frequency and user selected voltage of either 3V or 5V.



#### BS23A02CA/BS23B04CA/BS23B08CA

| Symbol            | Parameter                             |                 | Min.       | Tun     | Max. | Unit   |      |
|-------------------|---------------------------------------|-----------------|------------|---------|------|--------|------|
|                   | Fardineter                            | V <sub>DD</sub> | Temp.      | IVIIII. | Тур. | IVIAX. | Unit |
|                   | 8MHz Writer Trimmed HIRC<br>Frequency | 3V/5V           | 25°C       | -1.5%   | 8    | +1.5%  | MHz  |
| £                 |                                       |                 | -40°C~85°C | -4%     | 8    | +4%    |      |
| f <sub>HIRC</sub> |                                       | 2.0V~5.5V       | 25°C       | -3%     | 8    | +3%    |      |
|                   |                                       |                 | -40°C~85°C | -5%     | 8    | +5%    |      |

Note: 1. The 3V/5V values for  $V_{DD}$  are provided as these are the two selectable fixed voltages at which the HIRC frequency is trimmed by the writer.

- 2. The row below the 3V/5V trim voltage row is provided to show the values for the full  $V_{DD}$  range operating voltage. It is recommended that the trim voltage is fixed at 3V for application voltage ranges from 2.0V to 3.6V and fixed at 5V for application voltage ranges from 3.3V to 5.5V.
- 3. In actual applications, it is important to note that a  $0.1\mu$ F decoupling capacitor should be connected between VDD and VSS and located as close to the VDD pin as possible to avoid the frequency tolerance exceeding the specification.

| Symbol            | Parameter                                                                        |               | Test Conditions | Min.   | Turn | Max                                                                                                                                                                                                                                                                                                                                                            | Unit |
|-------------------|----------------------------------------------------------------------------------|---------------|-----------------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Symbol            | Farameter                                                                        | VDD           | Temp.           | IVIII. | Тур. | Max.         +1%         +3%         +4.5%         +10%         +13.5%         +15%         +7%         +8.5%         +10%         +2.5%         +2.5%         +1%         +1%         +2.5%         +1%         +2%         +2.5%         +2.5%         +2.5%         +2.5%         +2.5%         +2.5%         +2.5%         +2.5%         +2.8%         +3% | Unit |
|                   |                                                                                  |               | 25°C            | -1%    | 8    | +1%                                                                                                                                                                                                                                                                                                                                                            |      |
|                   |                                                                                  | 3V/5V         | -20°C~60°C      | -3%    | 8    | +3%                                                                                                                                                                                                                                                                                                                                                            |      |
|                   |                                                                                  |               | -40°C~85°C      | -4.5%  | 8    | +4.5%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   |                                                                                  | 1.8V~         | 25°C            | -10%   | 8    | +10%                                                                                                                                                                                                                                                                                                                                                           |      |
|                   |                                                                                  | 1.8V~<br>5.5V | -20°C~60°C      | -13.5% | 8    | +13.5%                                                                                                                                                                                                                                                                                                                                                         |      |
|                   | 8MHz Writer Trimmed HIRC                                                         | 0.01          | -40°C~85°C      | -15%   | 8    | +15%                                                                                                                                                                                                                                                                                                                                                           | MHz  |
|                   | Frequency                                                                        | 2.0V~         | 25°C            | -7%    | 8    | +7%                                                                                                                                                                                                                                                                                                                                                            |      |
|                   |                                                                                  | 2.0V~<br>5.5V | -20°C~60°C      | -8.5%  | 8    | +8.5%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   |                                                                                  | 0.01          | -40°C~85°C      | -10%   | 8    | +10%                                                                                                                                                                                                                                                                                                                                                           |      |
|                   |                                                                                  | 2.2V~<br>5.5V | 25°C            | -3.5%  | 8    | +3.5%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   |                                                                                  |               | -20°C~60°C      | -4.5%  | 8    | +4.5%                                                                                                                                                                                                                                                                                                                                                          |      |
| f <sub>HIRC</sub> |                                                                                  |               | -40°C~85°C      | -5%    | 8    | +5%                                                                                                                                                                                                                                                                                                                                                            |      |
| THIRC             |                                                                                  | 3V/5V         | 25°C            | -1%    | 12   | +1%                                                                                                                                                                                                                                                                                                                                                            | MHz  |
|                   |                                                                                  |               | -20°C~60°C      | -1.5%  | 12   | +1.1%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   | 12MHz Writer Trimmed HIRC                                                        |               | -40°C~85°C      | -2%    | 12   | +2%                                                                                                                                                                                                                                                                                                                                                            |      |
|                   | Frequency                                                                        | 0.71/         | 25°C            | -2.5%  | 12   | +2.5%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   |                                                                                  | 2.7V~<br>5.5V | -20°C~60°C      | -2.8%  | 12   | +2.8%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   |                                                                                  | 0.01          | -40°C~85°C      | -3%    | 12   | +3%                                                                                                                                                                                                                                                                                                                                                            |      |
|                   |                                                                                  |               | 25°C            | -1%    | 16   | +1%                                                                                                                                                                                                                                                                                                                                                            |      |
|                   |                                                                                  | 5V            | -20°C~60°C      | -1.5%  | 16   | +1.1%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   | 16MHz Writer Trimmed HIRC                                                        |               | -40°C~85°C      | -2%    | 16   | +2%                                                                                                                                                                                                                                                                                                                                                            | MHz  |
|                   | Frequency                                                                        | 0.01          | 25°C            | -2.5%  | 16   | +2.5%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   |                                                                                  | 3.3V~<br>5.5V | -20°C~60°C      | -2.8%  | 16   | +2.8%                                                                                                                                                                                                                                                                                                                                                          |      |
|                   | Frequency<br>12MHz Writer Trimmed HIRC<br>Frequency<br>16MHz Writer Trimmed HIRC | 0.01          | -40°C~85°C      | -3%    | 16   | +3%                                                                                                                                                                                                                                                                                                                                                            |      |

#### BS23B16CA

Note: 1. The 3V/5V values for  $V_{DD}$  are provided as these are the two selectable fixed voltages at which the HIRC frequency is trimmed by the writer.

- 2. The row below the 3V/5V trim voltage row is provided to show the values for the full V<sub>DD</sub> range operating voltage. It is recommended that the trim voltage is fixed at 3V for application voltage ranges from 1.8V to 3.6V and fixed at 5V for application voltage ranges from 3.3V to 5.5V.
- 3. The minimum and maximum tolerance values provided in the table are only for the frequency at which the writer trims the HIRC oscillator. After trimming at this chosen specific frequency any change in HIRC oscillator frequency using the oscillator register control bits by the application program will give a frequency tolerance to within  $\pm 20\%$ .



# Low Speed Internal Oscillator Characteristics – LIRC

# BS23A02CA/BS23B04CA/BS23B08CA

| Symbol                           | Parameter          | Т         | Min.       | Тур.    | Max. | Unit   |      |
|----------------------------------|--------------------|-----------|------------|---------|------|--------|------|
|                                  | r al allieter      | VDD       | Temp.      | IVIIII. | тур. | IVIAX. | Unit |
| f <sub>LIRC</sub> LIRC Frequency |                    | 25°C      | -20%       | 32      | +20% | kHz    |      |
|                                  | LIRC Flequency     | 2.0V~5.5V | -40°C~85°C | -50%    | 32   | +60%   | КПД  |
| <b>t</b> START                   | LIRC Start Up Time | —         | -40°C~85°C |         |      | 500    | μs   |

#### BS23B16CA

| Symbol            | Parameter          | Т               | Min.       | Тур. | Max  | l Incié |      |
|-------------------|--------------------|-----------------|------------|------|------|---------|------|
|                   |                    | V <sub>DD</sub> | Temp.      | win. | тур. | Max.    | Unit |
|                   |                    | 3V/5V           | 25°C       | -2%  | 32   | +2%     |      |
| f <sub>LIRC</sub> | LIRC Frequency     | 2.2V~5.5V       | -40°C~85°C | -15% | 32   | +15%    | kHz  |
|                   |                    | 1.8V~5.5V       | -40°C~85°C | -20% | 32   | +20%    |      |
| <b>t</b> START    | LIRC Start Up Time | —               | -40°C~85°C | _    | _    | 100     | μs   |

# **Operating Frequency Characteristic Curves**



BS23A02CA/BS23B04CA/BS23B08CA

**Operating Voltage** 



# **System Start Up Time Characteristics**

#### BS23A02CA/BS23B04CA/BS23B08CA

|                  |                                                                                      |                 |                                                                                         |         |      | 10+0 | C~85 C            |
|------------------|--------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------|---------|------|------|-------------------|
| Symbol           | Parameter                                                                            |                 | Test Conditions                                                                         | Min.    | Turp | Max. | Unit              |
| Symbol           | Farameter                                                                            | $V_{\text{DD}}$ | Conditions                                                                              | IVIIII. | Тур. | Wax. | Unit              |
|                  | System Start-up Time                                                                 | —               | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> |         | 128  | —    | t <sub>sys</sub>  |
| Wake-u<br>is Off | Wake-up from Condition Where $f_{\mbox{\scriptsize SYS}}$ is Off                     |                 | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub>                                   |         | 2    |      | t <sub>suв</sub>  |
|                  | System Start-up Time                                                                 | _               | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> |         | 2    | _    | t <sub>sys</sub>  |
| tsst             | tsst Wake-up from Condition Where fsys is On                                         | _               | fsys=fsub=flirc                                                                         | _       | 2    | _    | t <sub>suв</sub>  |
|                  | System Speed Switch Time<br>FAST to SLOW Mode or<br>SLOW to FAST Mode                | _               | $f_{\mbox{\scriptsize HIRC}}$ switches from off to on                                   | _       | 128  | _    | t <sub>HIRC</sub> |
| trstd            | System Reset Delay Time<br>Reset Source from Power-on Reset<br>or LVR Hardware Reset | _               | RR <sub>POR</sub> =5V/ms                                                                | F       | 10   | 00   |                   |
|                  | System Reset Delay Time<br>Reset Source from WDT Overflow<br>or RES Pin Reset        | _               | _                                                                                       | 5       | 16   | 80   | ms                |

#### BS23B16CA

| Symbol                                                                                                          | Parameter                                                                               |                                                       | Test Conditions                                                                         | Min  | True | Max              | L lucit           |
|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------------------|-------------------|
| Symbol                                                                                                          | Parameter                                                                               |                                                       | Conditions                                                                              | Min. | Тур. | Max.             | Unit              |
|                                                                                                                 | System Start-up Time (Wake-up from                                                      | _                                                     | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _    | 16   | —                | t <sub>HIRC</sub> |
|                                                                                                                 | Condition Where fsys is Off)       -         System Start-up Time (Wake-up from       - | _                                                     | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub>                                   | _    | 2    | —                | t <sub>LIRC</sub> |
| t <sub>sst</sub>                                                                                                |                                                                                         | _                                                     | f <sub>SYS</sub> =f <sub>H</sub> ~f <sub>H</sub> /64, f <sub>H</sub> =f <sub>HIRC</sub> | _    | 2    | _                | tн                |
| Condition Where f <sub>SYS</sub> is On)<br>System Speed Switch Time (FAST to SLOW<br>Mode or SLOW to FAST Mode) | _                                                                                       | f <sub>SYS</sub> =f <sub>SUB</sub> =f <sub>LIRC</sub> | _                                                                                       | 2    | —    | t <sub>sub</sub> |                   |
|                                                                                                                 |                                                                                         | _                                                     | $f_{\text{HIRC}} \text{ off} \to \text{on}$                                             | _    | 16   | _                | t <sub>HIRC</sub> |
| t <sub>RSTD</sub>                                                                                               | System Reset Delay Time (Reset Source<br>from Power-on Reset or LVR Hardware<br>Reset)  | _                                                     | RR <sub>POR</sub> =5V/ms                                                                |      |      |                  | ms                |
|                                                                                                                 | System Reset Delay Time (LVRC/WDTC/<br>RSTC Register Software Reset)                    |                                                       |                                                                                         | 14   | 16   | 18               |                   |
|                                                                                                                 | System Reset Delay Time (Reset Source from WDT Overflow or RES Pin Reset)               | _                                                     | _                                                                                       |      |      |                  | ms                |
| t <sub>SRESET</sub>                                                                                             | Minimum Software Reset Width to Reset                                                   | _                                                     | _                                                                                       | 45   | 90   | 120              | μs                |

Note: 1. For the System Start-up time values, whether  $f_{SYS}$  is on or off depends upon the mode type and the chosen  $f_{SYS}$  system oscillator. Details are provided in the System Operating Modes section.

- 2. The time units, shown by the symbols,  $t_{HIRC}$ , etc., are the inverse of the corresponding frequency values as provided in the frequency tables. For example  $t_{HIRC}=1/f_{HIRC}$ ,  $t_{LIRC}=1/f_{LIRC}$ , etc.
- 3. If the LIRC is used as the system clock and if it is off when in the SLEEP Mode, then an additional LIRC start up time, t<sub>START</sub>, as provided in the LIRC frequency table, must be added to the t<sub>SST</sub> time in the table above.
- 4. The System Speed Switch Time is effectively the time taken for the newly activated oscillator to start up.

Ta-- 10°C~85°C



# Input/Output Characteristics

| Symbol             | Parameter                                                                          |     | Test Conditions                                                               | Min.                            | Tun   | Max.               | Unit             |
|--------------------|------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------|---------------------------------|-------|--------------------|------------------|
| Symbol             | Parameter                                                                          | VDD | Conditions                                                                    |                                 | Тур.  | wax.               | Unit             |
|                    | Input Low Voltage for I/O Ports                                                    | 5V  | —                                                                             | 0                               | —     | 1.5                | V                |
| VIL                | (Except RES)                                                                       | _   | —                                                                             | 0                               | _     | $0.2V_{\text{DD}}$ | V                |
| VIL                | Input Low Voltage for PES Din                                                      |     | V <sub>DD</sub> ≥2.7                                                          | 0                               | _     | $0.4V_{DD}$        | V                |
|                    | Input Low Voltage for RES Pin                                                      |     | 2.0≤V <sub>DD</sub> <2.7                                                      | 0                               | _     | $0.3V_{\text{DD}}$ | V                |
|                    | Input High Voltage for I/O Ports                                                   | 5V  | —                                                                             | 3.5                             | —     | 5.0                | V                |
| VIH                | (Except RES)                                                                       | —   | —                                                                             | $0.8V_{\text{DD}}$              | —     | $V_{\text{DD}}$    | v                |
|                    | Input High Voltage for RES Pin                                                     | —   | —                                                                             | 0.9V <sub>DD</sub>              | —     | V <sub>DD</sub>    | V                |
| IOL                | Sink Current for I/O Ports                                                         | 3V  |                                                                               | 16                              | 32    | —                  | mA               |
| IOL                |                                                                                    | 5V  | VOL-U.IVDD                                                                    | 32                              | 65    | —                  | ША               |
|                    | Source Current for I/O Ports                                                       | 3V  | Vон=0.9Vpp                                                                    | -4                              | -8    | —                  |                  |
| Іон                | Source Current for I/O Ports                                                       | 5V  | VOH-0.9VDD                                                                    | -8                              | -16   | —                  | mA               |
|                    | Pull-high Resistance for I/O Ports                                                 | 3V  | —                                                                             | 20                              | 60    | 100                | kΩ               |
|                    | (BS23A02CA/BS23B04CA/BS23B08CA) <sup>(1)</sup>                                     | 5V  | —                                                                             | 10                              | 30    | 50                 | KU2              |
|                    | Pull-high Resistance for I/O Ports<br>(BS23B16CA) <sup>(1)</sup>                   | 3V  | LVPU=0<br>PxPU=FFH (Px: PA,<br>PB, PC)                                        | 20                              | 60    | 100                |                  |
| Rph                |                                                                                    | 5V  | LVPU=0<br>PxPU=FFH (Px: PA,<br>PB, PC)                                        | 10                              | 30    | 50                 | kΩ               |
|                    |                                                                                    | 3V  | LVPU=1<br>PxPU=FFH (Px: PA,<br>PB, PC)                                        | 6.67                            | 15.00 | 23.00              |                  |
|                    |                                                                                    | 5V  | LVPU=1<br>PxPU=FFH (Px: PA,<br>PB, PC)                                        | 3.5                             | 7.5   | 12.0               |                  |
| I <sub>LEAK</sub>  | Input Leakage Current for I/O Ports                                                | 5V  | $V_{\text{IN}} {=} V_{\text{DD}} \text{ or } V_{\text{IN}} {=} V_{\text{SS}}$ | —                               | _     | ±1                 | μA               |
| t⊤c                | TCn Clock Input Minimum Pulse Width<br>(for BS23B04CA, BS23B08CA and<br>BS23B16CA) | _   | _                                                                             | 20                              | _     | _                  | ns               |
| t <sub>INT</sub>   | Interrupt Input Pin Minimum Pulse Width                                            | _   | _                                                                             | 0.3                             | _     | _                  | μs               |
| t <sub>RES</sub>   | External Reset Minimum Low Pulse<br>Width (BS23A02CA/BS23B04CA/<br>BS23B08CA)      |     | _                                                                             | 0.3                             | _     | _                  | μs               |
|                    | External Reset Minimum Low Pulse<br>Width (BS23B16CA)                              |     | —                                                                             | 10                              |       | _                  |                  |
| t <sub>тск</sub>   | PTCK Clock Input Pin Minimum Pulse<br>Width (BS23B16CA)                            |     | _                                                                             | 0.3                             | _     | _                  | μs               |
| t <sub>TPI</sub>   | PTPI Capture Input Pin Minimum Pulse<br>Width (BS23B16CA)                          |     | _                                                                             | 0.3                             |       | _                  | μs               |
| f <sub>tmclk</sub> | PTM Maximum Timer Clock Source<br>Frequency (BS23B16CA)                            | 5V  | _                                                                             | _                               |       | 1                  | f <sub>sys</sub> |
| t <sub>CPW</sub>   | PTM Minimum Capture Pulse Width (BS23B16CA)                                        |     | —                                                                             | t <sub>CPW</sub> <sup>(2)</sup> | _     | _                  | μs               |
|                    | · · · · · · · · · · · · · · · · · · ·                                              | ·   | *                                                                             |                                 | -     |                    |                  |

Note: 1. The R<sub>PH</sub> internal pull high resistance value is calculated by connecting to ground and enabling the input pin with a pull-high resistor and then measuring the pin current at the specified supply voltage level. Dividing the voltage by this measured current provides the R<sub>PH</sub> value.

2. For PTM:

If PTCAPTS=0, then  $t_{CPW}=max(2 \times t_{TMCLK}, t_{TPI})$ If PTCAPTS=1, then  $t_{CPW}=max(2 \times t_{TMCLK}, t_{TCK})$ 



Ex1: If PTCAPTS=0,  $f_{TMCLK}$ =16MHz,  $t_{TPI}$ =0.3µs, then  $t_{CPW}$ =max(0.125µs, 0.3µs)=0.3µs Ex2: If PTCAPTS=1,  $f_{TMCLK}$ =16MHz,  $t_{TCK}$ =0.3µs, then  $t_{CPW}$ =max(0.125µs, 0.3µs)=0.3µs Ex3: If PTCAPTS=0,  $f_{TMCLK}$ =8MHz,  $t_{TPI}$ =0.3µs, then  $t_{CPW}$ =max(0.25µs, 0.3µs)=0.3µs Where  $t_{TMCLK}$ =1/ $f_{TMCLK}$ .

# **Memory Characteristics**

| Ta=-40°C~85°C, | unless | otherwise | specified |
|----------------|--------|-----------|-----------|

| Ourseland         | Parameter                               |       | Test Conditions | B.4.: | True | Mary | Unit |
|-------------------|-----------------------------------------|-------|-----------------|-------|------|------|------|
| Symbol            | Parameter                               | VDD   | Conditions      | Min.  | Тур. | Max. | Unit |
| OTP Prog          | gram Memory (for BS23B04CA and          | BS23B | 08CA)           |       |      |      |      |
|                   | V <sub>DD</sub> for Read – ORPP Memory  | _     | —               | 2.0   | _    | 5.5  | V    |
| Vdd               | V <sub>DD</sub> for Write – ORPP Memory | _     | —               | 3.0   |      | 5.5  | V    |
| V <sub>PP</sub>   | V <sub>PP</sub> for Write – ORPP Memory | _     | —               | 8.25  | 8.50 | 8.75 | V    |
| t <sub>WR</sub>   | Write Cycle Time – ORPP Memory          | _     | —               |       | 300  | 450  | μs   |
| EP                | Cell Endurance – ORPP Memory            | _     | _               | 1     |      | _    | W    |
| t <sub>RETD</sub> | ROM Data Retention Time                 | _     | Ta=25°C         |       | 40   | _    | Year |
| OTP Prog          | gram Memory (for BS23B16CA)             |       |                 |       |      |      |      |
|                   | V <sub>DD</sub> for Read – ORPP Memory  | _     | —               | 1.8   | 5.0  | 5.5  | V    |
| Vdd               | V <sub>DD</sub> for Write – ORPP Memory | _     | —               | 4.5   | 5.0  | 5.5  | V    |
| VPP               | V <sub>PP</sub> for Write – ORPP Memory | _     | —               | 8.25  | 8.50 | 8.75 | V    |
| t <sub>WR</sub>   | Write Cycle Time – ORPP Memory          | _     | —               |       | 300  | 450  | μs   |
| EP                | Cell Endurance – ORPP Memory            | _     | _               | 1     |      | _    | W    |
| t <sub>RETD</sub> | ROM Data Retention Time                 | _     | Ta=25°C         |       | 40   | _    | Year |
| RAM Dat           | a Memory                                |       |                 |       |      |      |      |
| V <sub>DR</sub>   | RAM Data Retention Voltage              | _     | _               | 1.0   |      |      | V    |

Note: "W" means Write times.

# LVR Electrical Characteristics – BS23A02CA/BS23B04CA/BS23B08CA

|                  | Ta=-40°C~85°C                      |     |                                    |         |      |        |      |  |  |  |  |
|------------------|------------------------------------|-----|------------------------------------|---------|------|--------|------|--|--|--|--|
| Symbol           | Parameter                          |     | Test Conditions                    | Min.    | Turn | Max.   | Unit |  |  |  |  |
| Symbol           |                                    | VDD | Conditions                         | IVIIII. | Тур. | IVIAX. | Unit |  |  |  |  |
| V <sub>DD</sub>  | Operating Voltage                  | _   | —                                  | 2.0     | —    | 5.5    | V    |  |  |  |  |
|                  |                                    |     | LVR enable, voltage select 1.9V    |         | 1.9  |        |      |  |  |  |  |
|                  | Low Voltage Reset Voltage          | _   | LVR enable, voltage select 2.1V    | -5%     | 2.1  | +5%    | v    |  |  |  |  |
| V <sub>LVR</sub> |                                    |     | LVR enable, voltage select 3.15V   | -3%     | 3.15 | +5%    | v    |  |  |  |  |
|                  |                                    |     | LVR enable, voltage select 4.2V    |         | 4.2  |        |      |  |  |  |  |
| 1                | Operating Current                  | 3V  | LVR enable, V <sub>LVR</sub> =1.9V | _       |      | 15     |      |  |  |  |  |
| I <sub>LVR</sub> | Operating Current                  | 5V  | LVR enable, V <sub>LVR</sub> =1.9V | _       | 15   | 30     | μA   |  |  |  |  |
| t <sub>LVR</sub> | Minimum Low Voltage Width to Reset | _   | —                                  | 100     | 240  | 1250   | μs   |  |  |  |  |



# LVD&LVR Electrical Characteristics – BS23B16CA

Ta=-40°C~85°C

| Symbol            | Parameter                         |     | Test Conditions                              | Min.   | Turn | Max. | Unit |
|-------------------|-----------------------------------|-----|----------------------------------------------|--------|------|------|------|
| Symbol            | Parameter                         | VDD | Conditions                                   | iviin. | Тур. | wax. | Unit |
| Vdd               | Operating Voltage                 |     |                                              | 1.8    | _    | 5.5  | V    |
|                   |                                   |     | LVR enable, voltage select 1.7V              | -5%    | 1.7  | +5%  |      |
|                   |                                   |     | LVR enable, voltage select 1.9V              | -5%    | 1.9  | +5%  |      |
| V <sub>LVR</sub>  | Low Voltage Reset Voltage         | _   | LVR enable, voltage select 2.55V             |        | 2.55 |      | V    |
|                   |                                   |     | LVR enable, voltage select 3.15V             | -3%    | 3.15 | +3%  |      |
|                   |                                   |     | LVR enable, voltage select 3.8V              |        | 3.8  |      |      |
|                   |                                   |     | LVD enable, voltage select 1.8V              |        | 1.8  |      |      |
|                   |                                   |     | LVD enable, voltage select 2.0V              |        | 2.0  |      |      |
|                   |                                   |     | LVD enable, voltage select 2.4V              |        | 2.4  | ]    |      |
| V                 | Low Voltage Detector Voltage      |     | LVD enable, voltage select 2.7V              | -5%    | 2.7  | +5%  | v    |
| Vlvd              | Low Voltage Detector Voltage      | -   | LVD enable, voltage select 3.0V              | -5%    | 3.0  | +5%  |      |
|                   |                                   |     | LVD enable, voltage select 3.3V              |        | 3.3  |      |      |
|                   |                                   |     | LVD enable, voltage select 3.6V              |        | 3.6  |      |      |
|                   |                                   |     | LVD enable, voltage select 4.0V              |        | 4.0  |      |      |
| ILVRLVD           | Operating Current                 | 3V  | LVD enable, LVR enable,                      | —      | —    | 10   | μA   |
| ILVRLVD           |                                   | 5V  | V <sub>LVR</sub> =1.9V, V <sub>LVD</sub> =2V |        | 8    | 15   | μΑ   |
| t <sub>LVDS</sub> | LVDO Stable Time                  | _   | LVR enable, VBGEN=0,                         |        |      | 18   | μs   |
| LVDS              |                                   | _   | LVD off $\rightarrow$ on                     |        |      | 150  | μο   |
|                   |                                   |     | TLVR[1:0]=00B                                | 120    | 240  | 480  | μs   |
| t <sub>LVR</sub>  | Minimum Low Voltage Width to      |     | TLVR[1:0]=01B                                | 0.5    | 1.0  | 2.0  |      |
| LVR               | Reset                             | _   | TLVR[1:0]=10B                                | 1      | 2    | 4    | ms   |
|                   |                                   |     | TLVR[1:0]=11B                                | 2      | 4    | 8    |      |
|                   |                                   |     | TLVD[1:0]=00B/11B                            | 60     | 140  | 220  |      |
| t <sub>LVD</sub>  | Minimum Low Voltage Width to      | —   | TLVD[1:0]=01B                                | 90     | 200  | 340  | μs   |
|                   | Interrupt                         |     | TLVD[1:0]=10B                                | 150    | 320  | 580  | 1    |
| I <sub>LVR</sub>  | Additional Current for LVR Enable | 5V  | LVD disable, VBGEN=0                         |        |      | 8    | μA   |
| I <sub>LVD</sub>  | Additional Current for LVD Enable | 5V  | LVR disable, VBGEN=0                         | _      | _    | 8    | μA   |

# I<sup>2</sup>C Electrical Characteristics

|                     |                                                                                     |       |                         |         |      | ٦     | Гa=25°C |
|---------------------|-------------------------------------------------------------------------------------|-------|-------------------------|---------|------|-------|---------|
| Symbol              | Parameter                                                                           |       | Test Conditions         | Min.    | Turn | Max.  | Unit    |
| Symbol              |                                                                                     | VDD   | Conditions              | IVIIII. | Тур. | WidX. | onit    |
|                     |                                                                                     |       | No clock debounce       | 2       | —    |       |         |
|                     | I <sup>2</sup> C Standard Mode (100kHz) f <sub>SYS</sub><br>Frequency (Note)        | _     | 2 system clock debounce | 4       | —    | —     | MHz     |
| f <sub>I2C</sub>    |                                                                                     |       | 4 system clock debounce | 4       | —    | —     |         |
|                     |                                                                                     | _     | No clock debounce       | 4       | —    | —     |         |
|                     | I <sup>2</sup> C Fast Mode (400kHz) f <sub>SYS</sub><br>Frequency <sup>(Note)</sup> |       | 2 system clock debounce | 8       | _    | —     | MHz     |
|                     | Frequency                                                                           |       | 4 system clock debounce | 8       | —    | —     |         |
| £                   |                                                                                     | 3V/5V | Standard mode           | _       |      | 100   |         |
| f <sub>SCL</sub>    | SCL Clock Frequency                                                                 | 30/50 | Fast mode               | _       |      | 400   | kHz     |
| +                   | SCI Clock Lligh Time                                                                | 3V/5V | Standard mode           | 3.5     | _    | _     |         |
| t <sub>SCL(H)</sub> | SCL Clock High Time                                                                 | 30/30 | Fast mode               | 0.9     | _    | _     | μs      |



| Symphol              | Parameter                  |                                         | Test Conditions | Min. | True | Max. | Unit |
|----------------------|----------------------------|-----------------------------------------|-----------------|------|------|------|------|
| Symbol               | Parameter                  | VDD                                     | Conditions      |      | Тур. | wax. | Unit |
| +                    | SCL Clock Low Time         | 3V/5V                                   | Standard mode   | 3.5  | —    | —    |      |
| t <sub>SCL(L)</sub>  | SCE CIOCK EOW TITTle       | 30/50                                   | Fast mode       | 0.9  | —    | _    | μs   |
| t <sub>FALL</sub>    | SCL and SDA Fall Time      | 3V/5V                                   | Standard mode   |      | —    | 1.3  |      |
| <b>L</b> FALL        |                            | 30/50                                   | Fast mode       |      | —    | 0.34 | μs   |
| 4                    | SCL and SDA Rise Time      | 3V/5V                                   | Standard mode   |      | —    | 1.3  |      |
| t <sub>RISE</sub>    | SCL and SDA Rise Time      | 30/50 F                                 | Fast mode       | —    | _    | 0.34 | μs   |
| 4                    | SDA Data Satur Tima        | 2)///////////////////////////////////// | Standard mode   | 0.25 | _    | _    |      |
| t <sub>su(sda)</sub> | SDA Data Setup Time        | 3V/5V                                   | Fast mode       | 0.1  | —    | —    | μs   |
| t <sub>H(SDA)</sub>  | SDA Data Hold Time         | 3V/5V                                   | _               | 0.1  | _    | _    | μs   |
| t <sub>VD(SDA)</sub> | SDA Data Valid Time        | 3V/5V                                   | —               |      | _    | 0.6  | μs   |
| 4                    | Start Condition Satur Time | 3V/5V                                   | Standard mode   | 3.5  | _    | —    |      |
| t <sub>su(sta)</sub> | Start Condition Setup Time | 30/30                                   | Fast mode       | 0.6  | _    | _    | μs   |
|                      | Start Condition Hold Time  | 3V/5V                                   | Standard mode   | 4.0  | _    | _    |      |
| t <sub>H(STA)</sub>  |                            | 30/50                                   | Fast mode       | 0.6  | —    | _    | μs   |
| 4                    | Stan Condition Satur Time  | 3V/5V                                   | Standard mode   | 3.5  | _    | _    |      |
| t <sub>su(sto)</sub> | Stop Condition Setup Time  | 30/50                                   | Fast mode       | 0.6  | _    | _    | μs   |

Note: Using the debounce function can make the transmission more stable and reduce the probability of communication failure due to interference.



I<sup>2</sup>C Timing Diagram

# **Power-on Reset Characteristics**

Ta=-40°C~85°C

| Querrahad        | Demonster                                                                           |     | Test Conditions | Min.  | Тур. | Max. | Unit |
|------------------|-------------------------------------------------------------------------------------|-----|-----------------|-------|------|------|------|
| Symbol           | Parameter                                                                           | VDD | Conditions      | win.  |      |      | Unit |
| VPOR             | V <sub>DD</sub> Start Voltage to Ensure Power-on Reset                              | _   | _               | _     | _    | 100  | mV   |
| RRPOR            | V <sub>DD</sub> Rising Rate to Ensure Power-on Reset                                | _   | _               | 0.035 | _    | _    | V/ms |
| t <sub>POR</sub> | Minimum Time for V <sub>DD</sub> Stays at V <sub>POR</sub> to Ensure Power-on Reset |     | _               | 1     |      | _    | ms   |





# **System Architecture**

A key factor in the high-performance features of the Holtek range of microcontrollers is attributed to their internal system architecture. The devices take advantage of the usual features found within RISC microcontrollers providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one cycle, with the exception of branch or call instructions which need one more cycle. An 8-bit wide ALU is used in practically all instruction set operations, which carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O control system with maximum reliability and flexibility. This makes the devices suitable for affordable, high-volume production for controller applications.

# **Clocking and Pipelining**

The main system clock, derived from either an HIRC or LIRC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute.

For instructions involving branches, such as jump or call instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications.







Instruction Fetching

## **Program Counter**

During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demand a jump to a non-consecutive Program Memory address. Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program.

When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained.

| Device                        | Program Counter |                |  |  |  |
|-------------------------------|-----------------|----------------|--|--|--|
| Device                        | High Byte       | Low Byte (PCL) |  |  |  |
| BS23A02CA                     | PC9~PC8         | PCL7~PCL0      |  |  |  |
| BS23B04CA/BS23B08CA/BS23B16CA | PC10~PC8        | PCL7~PCL0      |  |  |  |

| Program | Counter |
|---------|---------|
| Flogram | Counter |

The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly; however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory that is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted. Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch.

#### Stack

This is a special part of the memory which is used to save the contents of the Program Counter only. The stack has multiple levels and is neither part of the data nor part of the program space,



and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack. After a device reset, the Stack Pointer will point to the top of the stack.

If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching.

If the stack is overflow, the first Program Counter save in the stack will be lost.



| Device              | Stack Levels (N) |
|---------------------|------------------|
| BS23A02CA           | 2                |
| BS23B04CA           | 4                |
| BS23B08CA/BS23B16CA | 6                |

# Arithmetic and Logic Unit – ALU

The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the following functions:

- Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA
- Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA
- Rotation: RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC
- Increment and Decrement: INCA, INC, DECA, DEC
- Branch decision: JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI



# **OTP Program Memory**

The Program Memory is the location where the user code or program is stored. The devices are supplied with One-Time Programmable, OTP memory where users can program their application code into the device.

# Structure

The Program Memory has a capacity of  $(1K-16)\times14\sim(2K-16)\times16$  bits. Note that the subtractive  $16\times14\sim16\times16$  bits space is reserved and cannot be used. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be set in any location within the Program Memory, is addressed by a separate table pointer register.

| Device              | Capacity   |
|---------------------|------------|
| BS23A02CA           | (1K-16)×14 |
| BS23B04CA/BS23B08CA | (2K-16)×15 |
| BS23B16CA           | (2K-16)×16 |

|                      | BS23A02CA               | BS23B04CA             | BS23B08CA             | BS23B16CA             |
|----------------------|-------------------------|-----------------------|-----------------------|-----------------------|
| 000H                 | Initialization Vector   | Initialization Vector | Initialization Vector | Initialization Vector |
| 004H<br>00CH<br>018H | ≍ Interrupt Vectors 중   | S Interrupt Vectors   | s finterrupt Vectors  | ¥ ↔ ↔                 |
| 01CH                 | ¥ ≏                     | ≠ ≈                   | ÷                     | *                     |
| n00H<br>nFFH         | Look-up Table           | Look-up Table         | Look-up Table         | Look-up Table         |
| 6                    | ə ar<br>⇒ 14 bits       | * *                   | * *                   | * ≈                   |
| 3FFH                 | 16×14                   | 15 bits               | 15 bits               | 16 bits               |
|                      | 7FFH                    | 16×15                 | 16×15                 | 16×16                 |
| 🔲: R                 | eserved, cannot be used |                       |                       |                       |

Program Memory Structure

# **Special Vectors**

Within the Program Memory, certain locations are reserved for the reset and interrupts. The location 000H is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution.

# Look-up Table

Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be configured by placing the address of the look up data to be retrieved in the table pointer register, TBLP for BS23A02CA/BS23B04CA/BS23B08CA and TBLP and TBHP for BS23B16CA. This register defines the total address of the look-up table.

After setting up the table pointer, the table data can be retrieved from the Program Memory using the "TABRD [m]" or "TABRDL [m]" instructions respectively. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register. Any unused bits in this transferred higher order byte will be read as "0".



The accompanying diagram illustrates the addressing data flow of the look-up table.



# **Table Program Example**

The following example shows how the table pointer and table data is defined and retrieved from the microcontrollers. This example uses raw table data located in the Program Memory which is stored there using the ORG statement. The value at this ORG statement is "0700H" which refers to the start address of the last page within the 2K words Program Memory of the BS23B16CA. The table pointer low byte register is set here to have an initial value of "06H". This will ensure that the first data read from the data table will be at the Program Memory address "0706H" or 6 locations after the start of the last page. Note that the value for the table pointer is referenced to the specific address pointed by the TBHP and TBLP registers if the "TABRD [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRD [m] instruction is executed.

Because the TBLH register is a read-only register and cannot be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of the TBLH and subsequently cause errors if used again by the main routine. As a rule it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation.

#### **Table Read Program Example**

| tempreg1 db ?<br>tempreg2 db ?<br>:   | ; temporary register #1<br>; temporary register #2                                                                                                                                                                        |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mov a,06h                             | ; initialise low table pointer - note that this address is ; referenced                                                                                                                                                   |
| mov tblp,a<br>mov a,07h<br>mov tbhp,a | ; to the last page or the page that tbhp pointed ; initialise high table pointer                                                                                                                                          |
| :                                     |                                                                                                                                                                                                                           |
| tabrd tempregl                        | <pre>; transfers value in table referenced by table pointer,<br/>; data at program memory address "706H" transferred to tempreg1<br/>; and TBLH</pre>                                                                     |
| dec tblp                              | ; reduce value of table pointer by one                                                                                                                                                                                    |
| tabrd tempreg2                        | <pre>; transfers value in table referenced by table pointer,<br/>; data at program memory address "705H" transferred to tempreg2<br/>; and TBLH<br/>; in this example the data "1AH" is transferred to tempreg1 and</pre> |



: : BS23A02CA/BS23B04CA/BS23B08CA/BS23B16CA Touch I/O OTP MCU

```
; data "OFH" to register tempreg2
                  ; the value "OOH" will be transferred to the high byte register TBLH
org 700h
                  ; sets initial address of program memory
dc 00Ah, 00Bh, 00Ch, 00Dh, 00Eh, 00Fh, 01Ah, 01Bh
```

# In Circuit Programming – ICP

The OTP type Program Memory is provided for users to program their application code one time into the device. As an additional convenience, Holtek has provided a means of programming the microcontroller in-circuit using a 5-pin interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with an un-programmed microcontroller, and then programming the program at a later stage.

| Holtek Writer Pins | MCU Programming Pins | Pin Description                                                                                       |
|--------------------|----------------------|-------------------------------------------------------------------------------------------------------|
| ICPDA              | PA0                  | Programming Serial Data/Address                                                                       |
| ICPCK              | PA2                  | Programming Clock                                                                                     |
| VPP                | VPP                  | Programming OTP ROM power supply (8.5V)                                                               |
| VDD                | VDD                  | Power Supply. A $0.1\mu F$ capacitor is required to be connected between VDD and VSS for programming. |
| VSS                | VSS                  | Ground                                                                                                |

The Program Memory can be programmed serially in-circuit using this 5-wire interface. Data is downloaded and uploaded serially on a single pin with an additional line for the clock. Three additional lines are required for the power supply. The technical details regarding the incircuit programming of the devices is beyond the scope of this document and will be supplied in supplementary literature.

During the programming process, the user must take care of the ICPDA and ICPCK pins for data and clock programming purposes to ensure that no other outputs are connected to these two pins.



- Note: 1. A 0.1µF capacitor is required to be connected between VDD and VSS for ICP programming, and as close to these pins as possible.
  - 2. \* may be resistor or capacitor. The resistance of \* must be greater than  $lk\Omega$  or the capacitance of \* must be less than 1nF.



# **On-Chip Debug Support – OCDS**

There is an EV chip named BS23AV02CA/BS23BV04CA/BS23BV08CA/BS23BV16CA which are used to emulate the devices named BS23A02CA/BS23B04CA/BS23B08CA/BS23BV16CA respectively. The EV chip device also provides an "On-Chip Debug" function to debug the real MCU device during the development process. The EV chip and the real MCU device are almost functionally compatible except for "On-Chip Debug" function and the package type. Users can use the EV chip device to emulate the real chip device behavior by connecting the OCDSDA and OCDSCK pins to the Holtek HT-IDE development tools. The OCDSDA pin is the OCDS Data/ Address input/output pin while the OCDSCK pin is the OCDS clock input pin. When users use the EV chip for debugging, other functions which are shared with the OCDSDA and OCDSCK pins in the device will have no effect in the EV chip. For more detailed OCDS information, refer to the corresponding document named "Holtek e-Link for 8-bit MCU OCDS User's Guide".

| Holtek e-Link Pins | EV Chip Pins | Pin Description                                 |
|--------------------|--------------|-------------------------------------------------|
| OCDSDA             | OCDSDA       | On-Chip Debug Support Data/Address input/output |
| OCDSCK             | OCDSCK       | On-Chip Debug Support Clock input               |
| VDD                | VDD          | Power Supply                                    |
| VSS                | VSS          | Ground                                          |

# OTP ROM Parameter Program – ORPP – BS23B04CA/BS23B08CA/BS23B16CA

This device contains an ORPP function. The provision of the ORPP function offers users the convenience of OTP Memory programming features. Note that the Write operation only writes data to the last page of OTP Program Memory, and the data can only be written once and cannot be erased.

Before the write operation is implemented, the VPP pin must be connected to an 8.5V power and after the write operation is completed, the high voltage power should be removed from the VPP pin. If the VPP function is pin-shared with an I/O port, the corresponding I/O port cannot be set as an output when it is used as the VPP function.

#### **ORPP Registers**

Three registers control the overall operation of the internal ORPP function. These are data registers ODL and ODH, and a control register OCR.

| Registers                        | Bit |     |     |     |      |     |    |    |
|----------------------------------|-----|-----|-----|-----|------|-----|----|----|
| Name                             | 7   | 6   | 5   | 4   | 3    | 2   | 1  | 0  |
| OCR                              | —   | _   | —   | —   | WREN | WR  | —  | —  |
| ODL                              | D7  | D6  | D5  | D4  | D3   | D2  | D1 | D0 |
| ODH<br>(BS23B04CA/<br>BS23B08CA) | _   | D14 | D13 | D12 | D11  | D10 | D9 | D8 |
| ODH<br>(BS23B16CA)               | D15 | D14 | D13 | D12 | D11  | D10 | D9 | D8 |

#### **ORPP Register List**

#### ODL Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
|      |     |     |     |     |     |     |     |     |

Bit  $7 \sim 0$  **D7~D0**: ORPP Program Memory data bit  $7 \sim bit 0$ 



#### ODH Register – BS23B04CA/BS23B08CA

| Bit  | 7 | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|---|-----|-----|-----|-----|-----|-----|-----|
| Name | — | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
| R/W  | — | R/W |
| POR  | _ | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
|      |   |     |     |     |     |     |     |     |

Bit 7 Unimplemented, read as "0"

Bit 6~0 **D14~D8**: ORPP Program Memory data bit 14 ~ bit 8

#### ODH Register – BS23B16CA

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7 D15~D8: ORPP Program Memory data bit 15 ~ bit 8

#### OCR Register

| Bit  | 7 | 6 | 5 | 4 | 3    | 2   | 1 | 0 |
|------|---|---|---|---|------|-----|---|---|
| Name | — | — | — | — | WREN | WR  | — | — |
| R/W  | — | — | — | — | R/W  | R/W | — | _ |
| POR  | — | — | — | — | 0    | 0   | — | — |

Bit 7~4 Unimplemented, read as "0"

Bit 3 WREN: ORPP Write Enable

- 0: Disable
- 1: Enable

This is the ORPP Write Enable Bit which must be set high before write operations are carried out. This bit will be automatically reset to zero by the hardware after the write cycle has finished. Clearing this bit to zero will inhibit ORPP write operations.

Bit 2 WR: ORPP Write Control

- 0: Write cycle has finished
- 1: Activate a write cycle

This is the ORPP Write Control Bit and when set high by the application program will activate a write cycle. This bit will be automatically reset to zero by the hardware after the write cycle has finished. Setting this bit high will have no effect if the WREN has not first been set high.

Bit 1~0 Unimplemented, read as "0"

Note: 1. The WREN and WR cannot be set high at the same time in one instruction.

- 2. Note that the CPU will be stopped when a write operation is successfully activated.
- 3. Ensure that the  $f_{SUB}$  clock is stable before executing the write operation.

4. Ensure that the write operation is totally complete before executing other operations.

#### **ORPP Writing Data to the OTP Program Memory**

For ORPP write operation the data to be written should be placed in the ODH and ODL registers and the desired write address should first be placed in the TBLP register. To write data to the OTP Program Memory, the write enable bit, WREN, in the OCR register must first be set high to enable the write function. After this, the WR bit in the OCR register must be immediately set high to initiate a write cycle. These two instructions must be executed in two consecutive instruction cycles to activate a write operation successfully. The global interrupt bit EMI should also first be cleared before implementing any write operations, and then set again after a valid write activation procedure has completed. Note that the CPU will be stopped when a write operation is successfully activated. When the write cycle terminates, the CPU will resume executing the application program. And the



WR bit will be automatically cleared to zero by the microcontroller, informing the user that the data has been written to the OTP Program Memory.

### **ORPP** Reading Data from the OTP Program Memory

For ORPP read operation the desired address should first be placed in the TBLP register. Then the data can be retrieved from the program memory using the "TABRDL [m]" instruction. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register.

#### **Programming Considerations**

Care must be taken that data is not inadvertently written to the OTP Program Memory. Protection can be enhanced by ensuring that the Write Enable bit is normally cleared to zero when not writing. Although certainly not necessary, consideration might be given in the application program to the checking of the validity of new write data by a simple read back process.

When writing data the WR bit must be set high immediately after the WREN bit has been set high, to ensure the write cycle executes correctly. The global interrupt bit EMI should also be cleared before a write cycle is executed and then set high again after a write activation procedure has completed. Note that the device should not enter the IDLE or SLEEP mode until the ORPP write operation is totally complete. Otherwise, the ORPP write operation will fail.

### **Programming Examples**

### **ORPP Reading Data from the OTP Program Memory**

| MOV A, 03H<br>MOV TBLP, A        | <pre>; temporary register ; set read address 03H ; transfers value in table (last page) referenced by table ; pointer, data at program memory address "0703H" transferred ; to tempreg1 and TBLH</pre> |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ORPP Writing Data                | to the OTP Program Memory                                                                                                                                                                              |
| MOV A, ORPP_ADRES<br>MOV TBLP, A | ; user defined address                                                                                                                                                                                 |
| MOV A, ORPP_DATA_L<br>MOV ODL, A | ; user defined data                                                                                                                                                                                    |
| MOV A, ORPP_DATA_H               |                                                                                                                                                                                                        |
| MOV ODH, A                       |                                                                                                                                                                                                        |
| MOV A, OOH                       |                                                                                                                                                                                                        |
| MOV OCR, A                       |                                                                                                                                                                                                        |
| CLR EMI                          |                                                                                                                                                                                                        |
| SET WREN                         | ; set WREN bit, enable write operation                                                                                                                                                                 |
| SET WR                           | ; start Write Cycle - set WR bit - executed immediately                                                                                                                                                |
|                                  | ; after setting WREN bit                                                                                                                                                                               |
| SET EMI                          |                                                                                                                                                                                                        |
| BACK:                            |                                                                                                                                                                                                        |
| SZ WR                            | ; check for write cycle end                                                                                                                                                                            |

JMP BACK NOP



# **Data Memory**

The Data Memory is a volatile area of 8-bit wide RAM internal memory and is the location where temporary information is stored.

### Structure

Categorised into two types, the first of these is an area of RAM, known as the Special Function Data Memory. These registers have fixed locations and are necessary for correct operation of the devices. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. The second area of Data Memory is known as the General Purpose Data Memory, which is reserved for general purpose use. All locations within this area are read and write accessible under program control.

The start address of the Data Memory for the devices is 00H. For the BS23A02CA device, the address range of the Special Purpose Data Memory is from 00H to 3FH while the address range of the General Purpose Data Memory is from 40H to 7FH. For the BS23B04CA, BS23B08CA and BS23B16CA devices, the address range of the Special Purpose Data Memory is from 00H to 7FH while the address range of the General Purpose Data Memory is from 80H to FFH. Switching between the different Data Memory banks is achieved by setting the Data Memory Bank Pointer to the correct value.

| Device    | Special Purpose Data Memory | General Purpose Data Memory |                                                      |  |  |
|-----------|-----------------------------|-----------------------------|------------------------------------------------------|--|--|
| Device    | Located Bank                | Capacity                    | Bank: Address                                        |  |  |
| BS23A02CA | 0                           | 64×8                        | 0: 40H~7FH                                           |  |  |
| BS23B04CA | 0                           | 128×8                       | 0: 80H~FFH                                           |  |  |
| BS23B08CA | 0                           | 256×8                       | 0: 80H~FFH<br>1: 80H~FFH                             |  |  |
| BS23B16CA | 0                           | 512×8                       | 0: 80H~FFH<br>1: 80H~FFH<br>2: 80H~FFH<br>3: 80H~FFH |  |  |



Data Memory Structure – BS23A02CA









### **General Purpose Data Memory**

All microcontroller programs require an area of read/write memory where temporary data can be stored and retrieved for use later. It is this area of RAM memory that is known as General Purpose Data Memory. This area of Data Memory is fully accessible by the user programing for both reading and writing operations. By using the bit operation instructions individual bits can be set or reset under program control giving the user a large range of flexibility for bit manipulation in the Data Memory.

### **Special Purpose Data Memory**

This area of Data Memory is where registers, necessary for the correct operation of the microcontroller, are stored. Most of the registers are both readable and writeable but some are protected and are readable only, the details of which are located under the relevant Special Function Register section. Note that for locations that are unused, any read instruction to these addresses will return the value "00H".



| 00H         IAR0           01H         MP0           02H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | Bank 0              |   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|---|
| 02H<br>03H<br>04H<br>05H<br>ACC<br>06H<br>PCL<br>07H<br>TBLP<br>08H<br>TBLH<br>09H<br>0AH<br>STATUS<br>0BH<br>0CH<br>INTEG<br>0DH<br>WDTC<br>0CH<br>0CH<br>TB0C<br>0FH<br>10H<br>SCC<br>11H<br>INTCO<br>12H<br>13H<br>14H<br>PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | оон Г |                     |   |
| 03H         04H           05H         ACC           06H         PCL           07H         TBLP           08H         TBLH           09H         04H           04H         STATUS           08H         04H           04H         STATUS           06H         04H           07H         04H           08H         04H           09H         04H           04H         04H | -     | MP0                 |   |
| 04H<br>05H ACC<br>06H PCL<br>07H TBLP<br>08H TBLH<br>09H<br>0AH STATUS<br>0BH<br>0CH INTEG<br>0DH WDTC<br>0EH TB0C<br>0FH<br>10H SCC<br>11H INTCO<br>12H<br>13H<br>14H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |                     |   |
| 05H         ACC           06H         PCL           07H         TBLP           08H         TBLH           09H            0AH         STATUS           0BH            0CH         INTEG           0DH         WDTC           0EH         TB0C           0FH            10H         SCC           11H         INTC0           12H            13H            14H         PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |                     |   |
| 06H         PCL           07H         TBLP           08H         TBLH           09H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       | ACC                 |   |
| 08H TBLH<br>09H STATUS<br>0BH OCH INTEG<br>0DH WDTC<br>0EH TB0C<br>0FH OCH<br>10H SCC<br>11H INTC0<br>12H<br>13H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |                     |   |
| 09H<br>0AH STATUS<br>0BH<br>0CH INTEG<br>0DH WDTC<br>0EH TB0C<br>0FH<br>10H SCC<br>11H INTC0<br>12H<br>13H<br>14H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 07H   | TBLP                |   |
| 0AH STATUS<br>0BH<br>0CH INTEG<br>0DH WDTC<br>0EH TB0C<br>0FH<br>10H SCC<br>11H INTCO<br>12H<br>13H<br>14H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | TBLH                |   |
| OBH         INTEG           OCH         INTEG           ODH         WDTC           OEH         TBOC           OFH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       | 074700              |   |
| OCHINTEGODHWDTCOEHTBOCOFH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | STATUS              |   |
| ODH         WDTC           0EH         TB0C           0FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       | INTEG               |   |
| 0FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |                     |   |
| 10H         SCC           11H         INTCO           12H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0EH   | TB0C                |   |
| 11H INTCO<br>12H<br>13H<br>14H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       |                     |   |
| 12H<br>13H<br>14H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |                     |   |
| 13H<br>14H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | INTCO               |   |
| 14H PA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       | PA                  |   |
| IJII FAG                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15H   | PAC                 |   |
| 16H PAPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |                     |   |
| 17H PAWU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | PAWU                |   |
| 18H<br>19H TKTMR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       | TKTMD               |   |
| 1AH TKC0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |                     |   |
| 1BH TKC1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |                     |   |
| 1CH TK16DL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1CH   | TK16DL              |   |
| 1DH TK16DH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                     |   |
| 1EH TKM0C0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                     |   |
| 1FH TKM0C1<br>20H TKM016DL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |                     |   |
| 21H TKM016DH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |       |                     |   |
| 22H TKM0ROL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |       |                     |   |
| 23H TKM0ROH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 23H 🔤 | TKM0ROH             |   |
| 24H PAS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 24H   | PAS0                |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |                     |   |
| 3FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3FH   |                     |   |
| : Unused, read as 00H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | Unused, read as 00H | 1 |
| al Purpose Data Memory – BS23/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |       |                     |   |



| Bank 0           00H         IAR0           01H         MP0           02H         IAR1           03H         MP1           04H         ACC           06H         PCL           07H         TBLP           08H         TBLH           09H         OAH           0AH         STATUS           0BH         OCH           0CH         INTEG           0DH         WDTC           0EH         TBOC           0FH         TBOC           0FH         TBOC           0FH         PAC           10H         SCC           11H         INTC0           12H         IAH           13H         PAC           16H         PAPU           17H         PAWU           18H         MU           18H         TKTMR           1AH         TKC0           1BH         TKTMR           1AH         TKC0           1BH         TKTMOCO           1FH         TKMOCO           1FH         TKMOROL           21H         TKMOROL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|
| 01H         MP0           02H         IAR1           03H         MP1           04H         ACC           06H         PCL           07H         TBLP           08H         TBLH           09H         OAH           0AH         STATUS           0BH         OCH           0CH         INTEG           0DH         WDTC           0EH         TBOC           0FH         OCH           10H         SCC           11H         INTC0           12H         IAH           13H         PAC           16H         PAPU           17H         PAWU           18H         TKTMR           1AH         TKC0           1BH         TKC1           1CH         TKMOROL           21H         TKMOROL           21H         TKMOROL           21H         TKMOROL           23H         TKMOROL           23H         TKMOROH           24H         IFS           25H         INTC1           26H         PBU           29H         TMRO/P                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0011 | Bank 0 |
| 02H         IAR1           03H         MP1           04H         MP1           04H         PCL           06H         PCL           07H         TBLP           08H         TBLH           09H         OAH           0AH         STATUS           0BH         INTEG           0DH         WDTC           0EH         TB0C           0FH         10H           SCC         11H           13H         PAC           16H         PAPU           17H         PAWU           18H         TKTMR           1AH         TKC1           1CH         TK16DL           1DH         TK16DL           1DH         TK16DL           1DH         TKMOROL           21H         TKMOROL           21H         TKMOROL           21H         TKMOROL           22H         TKMOROL           23H         TMROC/PWMOZ           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |        |
| 03H         MP1           04H         ACC           06H         PCL           07H         TBLP           08H         TBLH           09H         OAH           0AH         STATUS           0BH         OCH           0CH         INTEG           0DH         WDTC           0EH         TB0C           0FH         OC           10H         SCC           11H         INTCO           12H         13H           14H         PA           15H         PAC           16H         PAPU           17H         PAWU           18H         IAH           19H         TKTMR           1AH         TKC0           1BH         TKC1           1CH         TKMOCO           1FH         TKMOROL           21H         TKMOROL           21H         TKMOROL           22H         TKMOROL           23H         TMROC/PWMOC           24H         IFS           25H         INTC1           26H         PB           27H         PBC <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |        |
| 04H         ACC           06H         PCL           07H         TBLP           08H         TBLH           09H         STATUS           08H         MARDER           0CH         INTEG           0DH         WDTC           0EH         TBOC           0FH         MARDER           10H         SCC           11H         INTCO           12H         MARDER           13H         PAC           16H         PAPU           17H         PAWU           18H         TKCO           18H         TKOROL           21H         TKMOROL           23H         TKMOROL           23H         TKMOROH           24H         I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |        |
| 05H         ACC           06H         PCL           07H         TBLP           08H         TBLH           09H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |        |
| 06H         PCL           07H         TBLP           08H         TBLH           09H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      | ACC    |
| 08H         TBLH           09H         STATUS           08H         INTEG           0DH         WDTC           0EH         TB0C           0FH         INTEG           10H         SCC           11H         INTC0           12H         INTEG           10H         SCC           11H         INTC0           12H         INTEG           16H         PAC           16H         PAPU           17H         PAWU           18H         INTC1           1CH         TK16DL           1DH         TK16DL           1DH         TK16DL           1DH         TKMOROL           21H         TKMOROL           23H         TKMOROL           23H         TKMOROL           23H         TKMOROH           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         TMR0/PWMODATA           28H         TMR1/PWM1DATA           20H         OCR           22H         TMR0/PWM0Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 06H  |        |
| 09H         STATUS           08H         INTEG           0CH         INTEG           0DH         WDTC           0EH         TB0C           0FH         10H           10H         SCC           11H         INTC0           12H         10H           12H         11H           13H         PAC           16H         PAPU           17H         PAWU           18H         TKTMR           1AH         TKC1           1CH         TK16DL           1DH         TK16DL           1DH         TK16DL           1DH         TKM0C0           1FH         TKM0ROL           21H         TKM0ROL           22H         TKM0ROL           23H         TKMOROL           23H         TMROC/PWMOZ           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0DATA           20H         OCR           22H         ODL           2FH <td>07H</td> <td>TBLP</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 07H  | TBLP   |
| OAH         STATUS           OBH         INTEG           ODH         WDTC           OEH         TBOC           OFH         10H           SCC         11H           11H         INTCO           12H         13H           14H         PA           15H         PAC           16H         PAPU           17H         PAWU           18H         14H           19H         TKTMR           1AH         TKC0           1BH         TKC1           1CH         TK16DL           1DH         TK16DL           1DH         TKM0C0           1FH         TKM0C1           20H         TKM0ROL           21H         TKM0ROL           22H         TKMOROL           23H         TKMOROL           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMRO/PWMODATA           2BH         ODL           2FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 08H  | TBLH   |
| OBH         INTEG           ODH         WDTC           0EH         TBOC           0FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 09H  |        |
| OCH         INTEG           ODH         WDTC           0EH         TB0C           0FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | STATUS |
| ODH         WDTC           0EH         TB0C           0FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |        |
| 0EH         TBOC           0FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |        |
| OFH         SCC           11H         INTCO           12H         INTCO           12H         INTCO           13H         PAC           16H         PAPU           17H         PAWU           18H         INTCO           19H         TKTMR           1AH         TKCO           1BH         TKCI           1CH         TK16DL           1DH         TK16DH           1EH         TKM0CO           1FH         TKM0ROL           23H         TKMOROL           23H         TKMOROL           23H         TKMOROL           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWMOC           2AH         TMR0/PWMODATA           2BH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICA           31H         IICA           32H         PASO <td< td=""><td></td><td></td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |        |
| 10H         SCC           11H         INTCO           12H         INTCO           13H         PAC           16H         PAPU           17H         PAWU           18H         INTCO           19H         TKTMR           1AH         TKCO           1BH         TKCI           1CH         TK16DL           1DH         TK16DH           1EH         TKM0CO           1FH         TKM0ROL           21H         TKM0ROL           23H         TKMOROL           23H         TKMOROH           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWMOC           2AH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICA           31H         IICA           32H         PAS0           36H         PAS1           37H         PBS0           IICA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      | TBUC   |
| 11H       INTC0         12H       13H         14H       PA         15H       PAC         16H       PAPU         17H       PAWU         18H       19H         18H       TKTMR         1AH       TKC0         1BH       TKT16DL         1DH       TK16DH         1EH       TKM0C0         1FH       TKM000L         21H       TKM0ROL         22H       TKM0ROL         23H       TKMOROL         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODH         30H       IICA         34H       IICA         34H       IICA         35H       PAS0         36H       PAS1         37H       PBS0         1H       ICA         34H       IICA         34H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      | 800    |
| 12H         13H         14H       PA         15H       PAC         16H       PAPU         17H       PAWU         18H       19H         19H       TKTMR         1AH       TKC0         1BH       TKC1         1CH       TK16DL         1DH       TK16DH         1EH       TKM016DL         20H       TKM016DL         21H       TKM016DL         21H       TKM000L         23H       TKM0ROL         23H       TKM0ROL         23H       TKM0ROL         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODH         30H       IICC0         31H       IICA         34H       IICTOC         35H       PAS0         36H       PAS1         37H       PBS0 <t< td=""><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |        |
| 13H       PA         14H       PA         15H       PAC         16H       PAPU         17H       PAWU         18H       Image: Construct of the system |      | INTCO  |
| 14H       PA         15H       PAC         16H       PAPU         17H       PAWU         18H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |        |
| 15H       PAC         16H       PAPU         17H       PAWU         18H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | PA     |
| 16H         PAPU           17H         PAWU           18H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |        |
| 17H       PAWU         18H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |        |
| 18H         19H       TKTMR         1AH       TKC0         1BH       TKC1         1CH       TK16DL         1DH       TK16DH         1EH       TKM0C0         1FH       TKM016DL         21H       TKM0ROL         23H       TKM0ROH         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODL         2FH       ODL         3H       IICA         3H       IICA         3H       IICA         3H       IICA         3H       IBCA         3H       PAS0         36H       PAS1         37H       PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |        |
| 1AH       TKC0         1BH       TKC1         1CH       TK16DL         1DH       TK16DH         1EH       TKM0C0         1FH       TKM016DL         20H       TKM016DH         21H       TKM0ROL         23H       TKM0ROH         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1C/PWM0DATA         2BH       ODL         2FH       ODL         2FH       ODH         30H       IICC0         31H       IICA         34H       IICTOC         35H       PAS0         36H       PAS1         37H       PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |        |
| 1BH       TKC1         1CH       TK16DL         1DH       TK16DH         1EH       TKM000         1FH       TKM016DL         20H       TKM016DH         22H       TKM016DH         22H       TKM0ROL         23H       TKM0ROH         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODH         30H       IICC0         31H       IICA         34H       IICTOC         35H       PAS0         36H       PAS1         37H       PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 19H  | TKTMR  |
| 1CH       TK16DL         1DH       TK16DH         1EH       TKM0C0         1FH       TKM016DL         21H       TKM0ROL         23H       TKM0ROL         23H       TKM0ROH         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0CATA         2BH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODH         30H       IICC0         31H       IICA         34H       IICTOC         35H       PAS0         36H       PAS1         37H       PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1AH  | TKC0   |
| IDH         TK16DH           1EH         TKM0C0           1FH         TKM016DL           20H         TKM016DH           22H         TKM0ROH           23H         TKM0ROH           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR0C/PWM0DATA           2BH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICC0           31H         IICA           32H         IICD           33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0           IICA         IICA           IICA         IICA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1BH  | TKC1   |
| 1EH         TKM0C0           1FH         TKM0C1           20H         TKM016DL           21H         TKM0ROL           23H         TKM0ROL           23H         TKM0ROH           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           31H         IICC0           31H         IICA           34H         IICA           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1CH  |        |
| 1FH       TKM0C1         20H       TKM016DL         21H       TKM016DH         22H       TKM0ROL         23H       TKM0ROH         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODL         2FH       ODL         3H       IICC0         31H       IICA         34H       IICTOC         35H       PAS0         36H       PAS1         37H       PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |        |
| 20H         TKM016DL           21H         TKM016DH           22H         TKM0ROL           23H         TKM0ROH           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR1/PWM1DATA           2BH         ODL           2FH         ODL           2FH         ODL           2FH         ODH           30H         IICC0           31H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0           7FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1EH  |        |
| 21H       TKM016DH         22H       TKM0ROL         23H       TKM0ROH         24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1C/PWM1C         2CH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODH         30H       IICC0         31H       IICA         34H       IICTOC         35H       PAS0         36H       PAS1         37H       PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1FH  |        |
| 22H         TKM0ROL           23H         TKM0ROH           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR0/PWM0DATA           2BH         TMR1C/PWM1C           2CH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICC0           31H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |        |
| 23H         TKM0ROH           24H         IFS           25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR1C/PWM0DATA           2BH         TMR1C/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICC0           31H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |        |
| 24H       IFS         25H       INTC1         26H       PB         27H       PBC         28H       PBPU         29H       TMR0C/PWM0C         2AH       TMR1/PWM0DATA         2BH       TMR1/PWM1DATA         2DH       OCR         2EH       ODL         2FH       ODH         30H       IICC0         31H       IICD         33H       IICA         34H       IICTOC         35H       PAS0         36H       PAS1         37H       PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |        |
| 25H         INTC1           26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR1/PWM0DATA           2BH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           31H         IICC0           31H         IICC1           32H         IICD           33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |        |
| 26H         PB           27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR1/PWM0DATA           2BH         TMR1/PWM1DATA           2CH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICC0           31H         IICA           34H         IICA           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |        |
| 27H         PBC           28H         PBPU           29H         TMR0C/PWM0C           2AH         TMR0/PWM0DATA           2BH         TMR1/PWM1DATA           2CH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICC0           31H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |        |
| 28HPBPU29HTMR0C/PWM0C2AHTMR0/PWM0DATA2BHTMR1/PWM1DATA2DHOCR2EHODL2FHODH30HIICC031HIICC132HIICD33HIICA34HIPCOC35HPAS036HPAS137HPBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |        |
| 29H TMR0C/PWM0C<br>2AH TMR0/PWM0DATA<br>2BH TMR1C/PWM1C<br>2CH TMR1/PWM1DATA<br>2DH OCR<br>2EH ODL<br>2FH ODH<br>30H IICC0<br>31H IICC1<br>32H IICD<br>33H IICA<br>34H IICTOC<br>35H PAS0<br>36H PAS1<br>37H PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |        |
| 2AH TMR0/PWM0DATA<br>2BH TMR1C/PWM1C<br>2CH TMR1/PWM1DATA<br>2DH OCR<br>2EH ODL<br>2FH ODH<br>30H IICC0<br>31H IICC1<br>32H IICD<br>33H IICA<br>34H IICTOC<br>35H PAS0<br>36H PAS1<br>37H PBS0<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |        |
| 2BH         TMR1C/PWM1C           2CH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICC0           31H         IICC1           32H         IICD           33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |        |
| 2CH         TMR1/PWM1DATA           2DH         OCR           2EH         ODL           2FH         ODH           30H         IICC0           31H         IICC1           32H         IICD           33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |        |
| 2EH         ODL           2FH         ODH           30H         IICC0           31H         IICC1           32H         IICD           33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0           7FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2CH  |        |
| 2FH ODH<br>30H IICC0<br>31H IICC1<br>32H IICD<br>33H IICA<br>34H IICTOC<br>35H PAS0<br>36H PAS1<br>37H PBS0<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2DH  | OCR    |
| 30H         IICC0           31H         IICC1           32H         IICD           33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2EH  |        |
| 31H         IICC1           32H         IICD           33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |        |
| 32H IICD<br>33H IICA<br>34H IICTOC<br>35H PAS0<br>36H PAS1<br>37H PBS0<br>7FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |        |
| 33H         IICA           34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0           7H         FBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |        |
| 34H         IICTOC           35H         PAS0           36H         PAS1           37H         PBS0           7FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      | licd   |
| 35H PAS0<br>36H PAS1<br>37H PBS0<br>7FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | IICA   |
| 36H PAS1<br>37H PBS0<br>7FH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |        |
| 37H PBS0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |        |
| 7ЕН                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      | DROD   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      | FDOU   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |        |
| : Unused. read as 00H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 7FH  |        |
| . Unused, read as 00H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |        |
| Durnaca Data Mamany - Ba                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |        |

Special Purpose Data Memory – BS23B04CA



|            | Bank 0                       |
|------------|------------------------------|
| 00H        | IAR0                         |
| 01H        | MP0                          |
| 02H        | IAR1                         |
| 03H        | MP1                          |
| 04H<br>05H | BP<br>ACC                    |
| 06H        | PCL                          |
| 07H        | TBLP                         |
| 08H        | TBLH                         |
| 09H        |                              |
| 0AH        | STATUS                       |
| 0BH<br>0CH | INTEG                        |
| 0DH        | WDTC                         |
| 0EH        | TBOC                         |
| 0FH        |                              |
| 10H        | SCC                          |
| 11H        | INTC0                        |
| 12H<br>13H |                              |
| 13H<br>14H | PA                           |
| 15H        | PAC                          |
| 16H        | PAPU                         |
| 17H        | PAWU                         |
| 18H        | TB1C                         |
| 19H        | TKTMR                        |
| 1AH<br>1BH | TKC0<br>TKC1                 |
| 1CH        | TK16DL                       |
| 1DH        | TK16DH                       |
| 1EH        | TKM0C0                       |
| 1FH        | TKM0C1                       |
| 20H        | TKM016DL                     |
| 21H        | TKM016DH                     |
| 22H<br>23H | TKM0ROL<br>TKM0ROH           |
| 23H<br>24H | INTC1                        |
| 25H        | MFI                          |
| 26H        | PB                           |
| 27H        | PBC                          |
| 28H        | PBPU                         |
| 29H        | TMR0C/PWM0C<br>TMR0/PWM0DATA |
| 2AH<br>2BH | TMR1C/PWM1C                  |
| 2CH        | TMR1/PWM1DATA                |
| 2DH        | OCR                          |
| 2EH        | ODL                          |
| 2FH        | ODH                          |
| 30H        | IICC0                        |
| 31H<br>32H | IICC1<br>IICD                |
| 32H        | IICA                         |
| 34H        | IICTOC                       |
| 35H        | PAS0                         |
| 36H        | PAS1                         |
| 37H        | PBS0                         |
| 38H        | IFS                          |
| 39H<br>3AH | TKM1C0<br>TKM1C1             |
| 3BH        | TKM116DL                     |
| 3CH        | TKM116DH                     |
| 3DH        | TKM1ROL                      |
| 3EH        | TKM1ROH                      |
| 3FH        | TMR2C/PWM2C                  |
| 40H<br>41H | TMR2/PWM2DATA<br>TMR3C/PWM3C |
| 41H<br>42H | TMR3C/PWM3C<br>TMR3/PWM3DATA |
| 4211       | THIRST WINDATA               |
|            |                              |
|            |                              |
|            |                              |
| 7FH        |                              |
|            | I: Unused, read as 00H       |
|            | : Unused, read as 00H        |

Special Purpose Data Memory – BS23B08CA



|            | Bank 0               |             |
|------------|----------------------|-------------|
| 00H        | IAR0                 | 40H         |
| 01H        | MP0                  | 41H         |
| 02H        | IAR1                 | 42H         |
| 03H        | MP1                  | 43H         |
| 04H        | BP                   | 44H         |
| 05H        | ACC                  | 45H         |
| 06H        | PCL                  | 46H         |
| 07H        | TBLP                 | 47H<br>48H  |
| 08H<br>09H | TBLH<br>TBHP         | 40H<br>49H  |
| 0AH        | STATUS               | 4911<br>4AH |
| 0BH        | OTATOO               | 4BH         |
| 0CH        | INTEG                | 4CH         |
| 0DH        | WDTC                 | 4DH         |
| 0EH        | TB0C                 | 4EH         |
| 0FH        | RSTFC                | 4FH         |
| 10H        | RSTC                 | 50H         |
| 11H        | INTC0                | 51H         |
| 12H        | INTC1                | 52H         |
| 13H        | MFI                  | 53H         |
| 14H        | PA                   | 54H         |
| 15H<br>16H | PAC<br>PAPU          | 55H<br>56H  |
| 10H        | PAPU                 | 50H<br>57H  |
| 18H        | TB1C                 | 58H         |
| 19H        | TKTMR                | 59H         |
| 1AH        | TKC0                 | 5AH         |
| 1BH        | TKC1                 | 5BH         |
| 1CH        | TK16DL               | 5CH         |
| 1DH        | TK16DH               | 5DH         |
| 1EH        | TKM0C0               | 5EH         |
| 1FH        | TKM0C1               | 5FH         |
| 20H        | TKM0C2               | 60H         |
| 21H        | TKM016DL             | 61H         |
| 22H<br>23H | TKM016DH<br>TKM0ROL  | 62H<br>63H  |
| 23H<br>24H | TKMOROL              | 64H         |
| 25H        | LVPUC                | 65H         |
| 26H        | PB                   | 66H         |
| 27H        | PBC                  | 67H         |
| 28H        | PBPU                 | 68H         |
| 29H        | PAS0                 | 69H         |
| 2AH        | PAS1                 | 6AH         |
| 2BH        | PAS2                 | 6BH         |
| 2CH        | PAS3                 | 6CH         |
| 2DH        | OCR                  | 6DH         |
| 2EH<br>2FH | ODL<br>ODH           | 6EH<br>6FH  |
| 2FH<br>30H | IICC0                | 70H         |
| 31H        | IICC1                | 7011<br>71H |
| 32H        | IICD                 | 72H         |
| 33H        | IICA                 | 73H         |
| 34H        | IICTOC               | 74H         |
| 35H        | SCC                  | 75H         |
| 36H        | HIRCC                | 76H         |
| 37H        |                      | 77H         |
| 38H        | TKM1C0               | 78H         |
| 39H        | TKM1C1               | 79H         |
| 3AH        | TKM1C2               | 7AH<br>7BH  |
| 3BH<br>3CH | TKM116DL<br>TKM116DH | 7ВН<br>7СН  |
| 3CH<br>3DH | TKM116DH<br>TKM1ROL  | 7CH<br>7DH  |
| 3EH        | TKM1ROL<br>TKM1ROH   | 7EH         |
| 3FH        | PWMC                 | 7EH         |
|            |                      |             |

|                                                      | Bank 0         |
|------------------------------------------------------|----------------|
| 40H                                                  | PWMD0          |
| 41H<br>42H                                           | PWMD1<br>PWMD2 |
| 43H                                                  | PME            |
| 44H                                                  | PMD            |
| 45H                                                  | PWMPOL         |
| 46H                                                  | PWMDT          |
| 47H                                                  | PBS0           |
| 48H                                                  | PCS0           |
| 49H                                                  | PCS1           |
| 4AH                                                  |                |
| 4BH                                                  |                |
| 4CH<br>4DH                                           |                |
| 4EH                                                  |                |
| 4FH                                                  | IFS            |
| 50H                                                  | LVRC           |
| 51H                                                  | LVDC           |
| 52H                                                  | TLVRC          |
| 53H                                                  | PTMC0          |
| 54H                                                  | PTMC1          |
| 55H                                                  | PTMDL          |
| 56H                                                  | PTMDH          |
| 57H<br>58H                                           | PTMAL<br>PTMAH |
| 59H                                                  | PTMRPL         |
| 5AH                                                  | PTMRPH         |
| 5BH                                                  | TMR0C/PWM0C    |
| 5CH                                                  | TMR0/PWM0DATA  |
| 5DH                                                  | PC             |
| 5EH                                                  | PCC            |
| 5FH                                                  | PCPU           |
| 60H                                                  |                |
| 61H                                                  |                |
| 62H<br>63H                                           |                |
| 64H                                                  |                |
| 65H                                                  |                |
| 66H                                                  |                |
| 67H                                                  |                |
| 68H                                                  |                |
| 69H                                                  |                |
| 6AH<br>6BH                                           |                |
| 6CH                                                  |                |
| 6DH                                                  |                |
| 6EH                                                  |                |
| 6FH                                                  |                |
| 70H                                                  |                |
| 71H                                                  |                |
| 72H                                                  |                |
| 73H                                                  |                |
| 7411                                                 |                |
| 74H                                                  |                |
| 75H                                                  |                |
| 75H<br>76H                                           |                |
| 75H                                                  |                |
| 75H<br>76H<br>77H                                    |                |
| 75H<br>76H<br>77H<br>78H                             |                |
| 75H<br>76H<br>77H<br>78H<br>79H                      |                |
| 75H<br>76H<br>77H<br>78H<br>79H<br>7AH<br>7BH<br>7CH |                |
| 75H<br>76H<br>77H<br>78H<br>79H<br>7AH<br>7BH        |                |

: Unused, read as 00H

Special Purpose Data Memory – BS23B16CA



# **Special Function Register Description**

Most of the Special Function Register details will be described in the relevant functional section; however several registers require a separate description in this section.

## Indirect Addressing Register - IAR0, IAR1

The Indirect Addressing Register, IAR0 and IAR1, although having its location in normal RAM register space, does not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses this Indirect Addressing Register and Memory Pointer, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0 and IAR1 registers will result in no actual read or write operation to this register but rather to the memory location specified by the corresponding Memory Pointer, MP0 or MP1. Acting as a pair, IAR0 and MP0 or IAR1 and MP1 can together access data from Bank 0. As the Indirect Addressing Register is not physically implemented, reading the Indirect Addressing Register will return a result of "00H" and writing to the register will result in no operation. For BS23A02CA device does not have IAR1 and MP1.

### Memory Pointer - MP0, MP1

One or two Memory Pointer, known as MP0 and MP1 are provided. This Memory Pointer is physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to address and track data. When any operation to the Indirect Addressing Register is carried out, the actual address that the microcontroller is directed to is the address specified by the Memory Pointer. MP0, together with the Indirect Addressing Register, IAR0, are used to access data from Bank 0, while MP1 and IAR1 are used to access data from all banks according to the desired data memory bank selected by the DMBP0 bit in BP register. Direct Addressing can only be used within Bank 0, all other Banks must be addressed indirectly using MP1 and IAR1. For BS23A02CA device does not have IAR1 and MP1.

The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4.

#### Indirect Addressing Program Example

```
data .section 'data
adres1 db ?
adres2 db ?
adres3 db ?
adres4 db ?
block db?
code .section at 0 'code
org OOh
start:
    mov a, 04h
                               ; set size of block
    mov block, a
    mov a, offset adres1
                               ; Accumulator loaded with first RAM address
    mov MPO, a
                               ; set memory pointer with first RAM address
loop:
    clr TARO
                               ; clear the data at address defined by MPO
    inc MP0
                               ; increase memory pointer
    sdz block
                               ; check if last memory location has been cleared
    jmp loop
continue:
```

The important point to note here is that in the examples shown above, no reference is made to specific Data Memory addresses.



### Bank Pointer – BP – BS23B08CA/BS23B16CA

Depending upon which devices are used, the Program and Data Memory are divided into several banks. Selecting the required Program and Data Memory area is achieved using the Bank Pointer. The DMBP0 bit and DMBP1 bit in the BP register is used to select Data Memory Banks.

The Data Memory is initialised to Bank 0 after a reset, except for a WDT time-out reset in IDLE or SLEEP Mode, in which case, the Data Memory bank remains unaffected. It should be noted that the Special Purpose Data Memory is not affected by the bank selection, which means that the Special Function Registers can be accessed from within any bank. Directly addressing the Data Memory will always result in Bank 0 being accessed irrespective of the value of the Bank Pointer. Accessing data from banks other than Bank 0 must be implemented using Indirect Addressing.

#### • BP Register – BS23B08CA

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0     |
|------|---|---|---|---|---|---|---|-------|
| Name | — | — | — | — | — | _ | _ | DMBP0 |
| R/W  | _ | — | _ | — | — | — | — | R/W   |
| POR  | — | — | — | — | — |   | _ | 0     |

Bit 7~1 Unimplemented, read as "0"

Bit 0 **DMBP0**: Data Memory Bank Selection 0: Bank 0 1: Bank 1

### • BP Register – BS23B16CA

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|------|---|---|---|---|---|---|-------|-------|
| Name | _ | — | — | — | — | — | DMBP1 | DMBP0 |
| R/W  | — | _ | _ | _ | _ | _ | R/W   | R/W   |
| POR  | _ | — | — | — | — | — | 0     | 0     |

Bit 7~2 Unimplemented, read as "0"

Bit 1~0 DMBP1~DMBP0: Data Memory Bank Selection

- 00: Bank 0
- 01: Bank 1
- 10: Bank 2
- 11: Bank 3

## Accumulator – ACC

The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user-defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted.

## Program Counter Low Byte Register – PCL

To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location,



however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted.

## Look-up Table Registers – TBLP, TBHP, TBLH

These three special function registers are used to control operation of the look-up table which is stored in the Program Memory. TBLP and TBHP are the table pointers and indicate the location where the table data is located. Their value must be set before any table read commands are executed. Their value can be changed, for example using the "INC" or "DEC" instructions, allowing for easy table data pointing and reading. TBLH is the location where the high order byte of the table data is stored after a table read data instruction has been executed. Note that the lower order table data byte is transferred to a user defined location.

| Device                        | Look-up Table Registers |
|-------------------------------|-------------------------|
| BS23A02CA/BS23B04CA/BS23B08CA | TBLP, TBLH              |
| BS23B16CA                     | TBLP, TBHP, TBLH        |

## Status Register – STATUS

This 8-bit register contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller.

With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up.

The Z, OV, AC and C flags generally reflect the status of the latest operations.

- C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction.
- AC is set if an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared.
- Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared.
- OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared.
- PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction.
- TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out.

In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status registers are important and if the subroutine can corrupt the status register, precautions must be taken to correctly save it.



#### STATUS Register

| Bit     | 7                                               | 6            | 5            | 4                          | 3            | 2             | 1             | 0          |
|---------|-------------------------------------------------|--------------|--------------|----------------------------|--------------|---------------|---------------|------------|
| Name    | _                                               |              | TO           | PDF                        | OV           | Z             | AC            | С          |
| R/W     | —                                               |              | R            | R                          | R/W          | R/W           | R/W           | R/W        |
| POR     | —                                               | —            | 0            | 0                          | х            | х             | х             | х          |
|         |                                                 |              |              |                            |              |               | ">            | k": unknow |
| Bit 7~6 | Unimple                                         | mented, rea  | d as "0"     |                            |              |               |               |            |
| Bit 5   | TO: Wate                                        | chdog Time   | e-out flag   |                            |              |               |               |            |
|         |                                                 |              |              | ng the "CLI                | R WDT" or    | "HALT" ir     | nstruction    |            |
|         | 1: A w                                          | atchdog tin  | ne-out occu  | rred                       |              |               |               |            |
| Bit 4   |                                                 | wer down f   | 0            |                            |              |               |               |            |
|         |                                                 |              |              | ng the "CLI                |              | struction     |               |            |
|         | -                                               | -            | ne "HALI"    | instruction                |              |               |               |            |
| Bit 3   |                                                 | erflow flag  |              |                            |              |               |               |            |
|         |                                                 | overflow     | aulta in a a | ammeriata th               | a hishast a  | udan hit hast | mata agamm    | aut of th  |
|         |                                                 |              |              | arry into th               | e mgnest-oi  | rder bli bui  | not a carry   | out of the |
| Bit 2   | highest-order bit or vice versa<br>Z: Zero flag |              |              |                            |              |               |               |            |
| DII 2   |                                                 | 0            | arithmetic   | or logical                 | operation is | not zero      |               |            |
|         |                                                 |              |              | or logical                 | *            |               |               |            |
| Bit 1   |                                                 | iliary flag  |              | U                          | 1            |               |               |            |
|         |                                                 | auxiliary ca | rry          |                            |              |               |               |            |
|         | 1: An o                                         | operation re | sults in a c | arry out of<br>he low nibb |              |               | ition, or no  | borrow     |
| Bit 0   | C: Carry                                        | flag         |              |                            |              |               |               |            |
|         | 0: No o                                         | carry-out    |              |                            |              |               |               |            |
|         |                                                 | -            |              | arry during                |              | n operation   | or if a borro | ow does    |
|         |                                                 | 1            | U            | otraction op               |              |               |               |            |
|         | The "C"                                         | flag is also | affected by  | a rotate the               | ough carry   | instruction   |               |            |

# Oscillators

Various oscillator options offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator operations are selected through the relevant control registers.

## **Oscillator Overview**

In addition to being the source of the main system clock the oscillators also provide clock sources for the Watchdog Timer and Time Base Interrupt. The fully integrated internal oscillators, requiring no external components, are provided to form a wide range of both fast and slow system oscillators. The higher frequency oscillator provides higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillator. With the capability of dynamically switching between fast and slow system clock, the devices have the flexibility to optimize the performance/power ratio, a feature especially important in power sensitive portable applications.

| Туре                   | Name | Frequency                                                    |
|------------------------|------|--------------------------------------------------------------|
| Internal High Speed RC | HIRC | BS23A02CA/BS23B04CA/BS23B08CA: 8MHz<br>BS23B16CA: 8/12/16MHz |
| Internal Low Speed RC  | LIRC | 32kHz                                                        |

**Oscillator Types** 



## System Clock Configurations

There are two oscillator sources, one high speed oscillator and one low speed oscillator. The high speed system clock is sourced from the internal 8/12/16MHz RC oscillator, HIRC. The low speed oscillator is the internal 32kHz RC oscillator, LIRC. Selecting whether the low or high speed oscillator is used as the system oscillator is implemented using the CKS2~CKS0 bits in the SCC register and the system clock can be dynamically selected.



## Internal High Speed RC Oscillator - HIRC

The internal RC oscillator is a fully integrated system oscillator requiring no external components. For the BS23A02CA/BS23B04CA/BS23B08CA, the internal RC oscillator has one fixed frequency of 8MHz. For the BS23B16CA, the internal RC oscillator has three fixed frequencies of 8MHz, 12MHz and 16MHz, which are selected by the HIRC1~HIRC0 bits in the HIRCC register. These bits must also be setup to match the selected configuration option frequency to ensure that the HIRC frequency accuracy specified in the A.C. Characteristics is achieved. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised.

# Internal 32kHz Oscillator – LIRC

The Internal 32kHz System Oscillator is a fully integrated low frequency RC oscillator with a typical frequency of 32kHz, requiring no external components for its implementation. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised.



# **Operating Modes and System Clocks**

Present day applications require that their microcontrollers have high performance but often still demand that they consume as little power as possible, conflicting requirements that are especially true in battery powered portable applications. The fast clocks required for high performance will by their nature increase current consumption and of course vice versa, lower speed clocks reduce current consumption. As Holtek has provided the devices with both high and low speed clock sources and the means to switch between them dynamically, the user can optimise the operation of their microcontroller to achieve the best performance/power ratio.

## System Clocks

The devices have many different clock sources for both the CPU and peripheral function operation. By providing the user with a wide range of clock options using register programming, a clock system can be configured to obtain maximum application performance.

The main system clock, can come from either a high frequency,  $f_{\rm H}$ , or low frequency,  $f_{\rm SUB}$ , source, and is selected using the CKS2~CKS0 bits in the SCC register. The high speed system clock is sourced from the HIRC oscillator. The low speed system clock source is sourced from the LIRC oscillator. The other choice, which is a divided version of the high speed system oscillator has a range of  $f_{\rm H}/2~f_{\rm H}/64$ .



#### **Device Clock Configurations**

- Note: 1. n=0 for BS23A02CA, BS23B04CA; n=0~1 for BS23B08CA, BS23B16CA.
  - 2. When the system clock source  $f_{SYS}$  is switched to  $f_{SUB}$  from  $f_H$ , the high speed oscillator will stop to conserve the power or continue to oscillate to provide the clock source,  $f_{H} \sim f_H/64$ , for peripheral circuit to use, which is determined by configuring the corresponding high speed oscillator enable control bit.

## System Operation Modes

There are six different modes of operation for the microcontrollers, each one with its own special characteristics and which can be chosen according to the specific performance and



power requirements of the application. There are two modes allowing normal operation of the microcontroller, the FAST Mode and SLOW Mode. The remaining four modes, the SLEEP, IDLE0, IDLE1 and IDLE2 Mode are used when the microcontroller CPU is switched off to conserve power.

| Operation | CPU | F      | Register S | etting    | fsys                               | fн                    | fsuв | furc                  |
|-----------|-----|--------|------------|-----------|------------------------------------|-----------------------|------|-----------------------|
| Mode      | CPU | FHIDEN | FSIDEN     | CKS2~CKS0 | ISYS                               | IH                    | ISUB | ILIRC                 |
| FAST      | On  | х      | х          | 000~110   | f <sub>H</sub> ~f <sub>H</sub> /64 | On                    | On   | On                    |
| SLOW      | On  | х      | х          | 111       | fsuв                               | On/Off <sup>(1)</sup> | On   | On                    |
| IDLE0     | Off | 0      | 1          | 000~110   | Off                                | Off                   | On   | On                    |
| IDLEU     | Oli | 0      | 1          | 111       | On                                 | Oli                   | On   | On                    |
| IDLE1     | Off | 1      | 1          | XXX       | On                                 | On                    | On   | On                    |
| IDLE2     | Off | 1      | 0          | 000~110   | On                                 | On                    | Off  | On                    |
| IDLEZ     | Oli |        | 0          | 111       | Off                                | On                    | Oli  | On                    |
| SLEEP     | Off | 0      | 0          | xxx       | Off                                | Off                   | Off  | On/Off <sup>(2)</sup> |

"x": Don't care

Note: 1. The  $f_H$  clock will be switched on or off by configuring the corresponding oscillator enable bit in the SLOW mode.

2. The  $f_{LIRC}$  clock can be switched on or off which is controlled by the WDT function being enabled or disabled in the SLEEP mode.

#### FAST Mode

This is one of the main operating modes where the microcontrollers have all of their functions operational and where the system clock is provided by the high speed oscillator. This mode operates allowing the microcontrollers to operate normally with a clock source which will come from the high speed oscillator, HIRC. The high speed oscillator will however first be divided by a ratio ranging from 1 to 64, the actual ratio being selected by the CKS2~CKS0 bits in the SCC register. Although a high speed oscillator is used, running the microcontrollers at a divided clock ratio reduces the operating current.

#### SLOW Mode

This is also a mode where the microcontroller operates normally although now with a slower speed clock source. The clock source used will be from  $f_{SUB}$ , which is derived from the LIRC oscillator.

#### **SLEEP Mode**

The SLEEP Mode is entered when an HALT instruction is executed and when the FHIDEN and FSIDEN bits are low. In the SLEEP mode the CPU will be stopped. The  $f_{SUB}$  clock provided to the peripheral function will also be stopped, too. However the  $f_{LIRC}$  clock can continues to operate if the WDT function is enabled.

#### **IDLE0** Mode

The IDLE0 Mode is entered when an HALT instruction is executed and when the FHIDEN bit in the SCC register is low and the FSIDEN bit in the SCC register is high. In the IDLE0 Mode the CPU will be switched off but the low speed oscillator will be turned on to drive some peripheral functions.

### **IDLE1 Mode**

The IDLE1 Mode is entered when an HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is high. In the IDLE1 Mode the CPU will be switched off but both the high and low speed oscillators will be turned on to provide a clock source to keep some peripheral functions operational.



#### IDLE2 Mode

The IDLE2 Mode is entered when an HALT instruction is executed and when the FHIDEN bit in the SCC register is high and the FSIDEN bit in the SCC register is low. In the IDLE2 Mode the CPU will be switched off but the high speed oscillator will be turned on to provide a clock source to keep some peripheral functions operational.

# **Control Register**

The SCC register is used to control the system clock and the corresponding oscillator configurations.

#### SCC Register – BS23A02CA/BS23B04CA/BS23B08CA

| Bit  | 7    | 6    | 5    | 4 | 3     | 2      | 1      | 0      |
|------|------|------|------|---|-------|--------|--------|--------|
| Name | CKS2 | CKS1 | CKS0 | — | HIRCF | HIRCEN | FHIDEN | FSIDEN |
| R/W  | R/W  | R/W  | R/W  | — | R     | R/W    | R/W    | R/W    |
| POR  | 1    | 1    | 1    | — | 0     | 0      | 0      | 0      |

| Bit 7~5 | CKS2~CKS0: System clock selection |  |
|---------|-----------------------------------|--|
|         | $000, f_{-}$                      |  |

| e. In<br>sion |
|---------------|
|               |
|               |
|               |
| the           |
| t be          |
|               |
|               |
|               |
|               |
|               |
|               |
|               |
| oped          |
|               |
| hen           |
|               |
| time<br>time  |
| rrent<br>stem |
|               |

clock period.



## • SCC Register – BS23B16CA

| SCC Register – BS23B16CA |                         |                              |             |               |             |             |              |            |  |
|--------------------------|-------------------------|------------------------------|-------------|---------------|-------------|-------------|--------------|------------|--|
| Bit                      | 7                       | 6                            | 5           | 4             | 3           | 2           | 1            | 0          |  |
| Name                     | CKS2                    | CKS1                         | CKS0        | _             | _           | _           | FHIDEN       | FSIDEN     |  |
| R/W                      | R/W                     | R/W                          | R/W         |               | _           | _           | R/W          | R/W        |  |
| POR                      | 0                       | 0                            | 0           |               | _           | _           | 0            | 0          |  |
| Bit 7~5                  | CKS2~C                  | CKS0: Syst                   | em clock se | election      |             |             |              |            |  |
|                          | 000: f <sub>F</sub>     |                              |             |               |             |             |              |            |  |
|                          | 001: f <sub>F</sub>     | <sub>1</sub> /2              |             |               |             |             |              |            |  |
|                          | 010: f <sub>F</sub>     | <sub>H</sub> /4              |             |               |             |             |              |            |  |
|                          | 011: f <sub>F</sub>     | <sub>I</sub> /8              |             |               |             |             |              |            |  |
|                          | 100: f <sub>b</sub>     | -                            |             |               |             |             |              |            |  |
|                          | -                       | $101: f_{\rm H}/32$          |             |               |             |             |              |            |  |
|                          | 110: f <sub>H</sub> /64 |                              |             |               |             |             |              |            |  |
| 111: f <sub>SUB</sub>    |                         |                              |             |               |             |             |              |            |  |
|                          |                         | ree bits are                 |             |               |             | •           | ·            |            |  |
|                          |                         | to the syste                 |             |               |             |             |              |            |  |
|                          |                         | gh speed sy                  |             | ator can als  | o be chosen | as the syst | em clock s   | ource.     |  |
| Bit 4~2                  |                         | mented, rea                  |             |               |             |             |              |            |  |
| Bit 1                    |                         | N: High Fre                  | quency osc  | illator cont  | rol when Cl | PU is swite | hed off      |            |  |
|                          | 0: Disa                 |                              |             |               |             |             |              |            |  |
|                          | 1: Ena                  |                              |             |               |             |             |              |            |  |
|                          |                         | is used to                   |             |               |             |             |              | or stopped |  |
|                          |                         | e CPU is sw                  |             | -             | -           |             |              |            |  |
| Bit 0                    |                         | I: Low Freq                  | uency oscil | llator contro | ol when CP  | U is switch | ed off       |            |  |
|                          | 0: Disa                 |                              |             |               |             |             |              |            |  |
|                          | 1: Ena                  |                              |             |               |             |             |              |            |  |
|                          |                         | is used to co<br>is switched |             |               |             |             | vated or sto | opped when |  |
| Note: A ce               |                         |                              | -           | -             |             | ccessfully  | switched to  | the target |  |

Note: A certain delay is required before the relevant clock is successfully switched to the target clock source after any clock switching setup using the CKS2~CKS0 bits. A proper delay time must be arranged before executing the following operations which require immediate reaction with the target clock source.

Clock switching delay time= $4 \times t_{SYS} + [0 \sim (1.5 \times t_{Curr.} + 0.5 \times t_{Tar.})]$ , where  $t_{Curr.}$  indicates the current clock period,  $t_{Tar.}$  indicates the target clock period and the  $t_{SYS}$  indicates the current system clock period.

### • HIRCC Register – BS23B16CA

| Bit  | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0      |
|------|---|---|---|---|-------|-------|-------|--------|
| Name | — | — | — | — | HIRC1 | HIRC0 | HIRCF | HIRCEN |
| R/W  | — | — | — | — | R/W   | R/W   | R     | R/W    |
| POR  | — | _ | — | — | 0     | 0     | 0     | 1      |

Bit 7~4 Unimplemented, read as "0"

Bit 3~2 HIRC1~HIRC0: HIRC frequency selection

- 00: 8MHz
- 01: 12MHz
- 10: 16MHz
- 11: 8MHz

When the HIRC oscillator is enabled or the HIRC frequency selection is changed by the application program, the clock frequency will automatically be changed after the HIRCF flag is set to 1.

It is recommended that the HIRC frequency selected by these two bits should be the same with the frequency determined by the configuration option to achieve the HIRC frequency accuracy specified in the A.C. Characteristics.



#### Bit 1 **HIRCF**: HIRC clock stable flag

0: HIRC unstable

1: HIRC stable

This bit is used to indicate whether the HIRC oscillator is stable or not. When the HIRCEN bit is set to 1 to enable the HIRC oscillator or the HIRC frequency selection is changed by the application program, the HIRCF bit will first be cleared to 0 and then set to 1 after the HIRC oscillator is stable.

Bit 0 HIRCEN: HIRC oscillator enable control

0: Disable

1: Enable

## **Operating Mode Switching**

The devices can switch between operating modes dynamically allowing the user to select the best performance/power ratio for the present task in hand. In this way microcontroller operations that do not require high performance can be executed using slower clocks thus requiring less operating current and prolonging battery life in portable applications.

In simple terms, mode switching between the FAST Mode and SLOW Mode is executed using the CKS2~CKS0 bits in the SCC register while mode switching from the FAST/SLOW Modes to the SLEEP/IDLE Modes is executed via the HALT instruction. When an HALT instruction is executed, whether the device enters the IDLE Mode or the SLEEP Mode is determined by the condition of the FHIDEN and FSIDEN bits in the SCC register.



#### FAST Mode to SLOW Mode Switching

When running in the FAST Mode, which uses the high speed system oscillator, and therefore consumes more power, the system clock can switch to run in the SLOW Mode by setting the CKS2~CKS0 bits to "111" in the SCC register. This will then use the low speed system oscillator which will consume less power. Users may decide to do this for certain operations which do not require high performance and can subsequently reduce power consumption.

The SLOW Mode system clock is sourced from the LIRC oscillator and therefore requires this oscillator to be stable before full mode switching occurs.





#### SLOW Mode to FAST Mode Switching

In the SLOW mode the system clock is derived from  $f_{SUB}$ . When system clock is switched back to the FAST mode from  $f_{SUB}$ , the CKS2~CKS0 bits should be set to "000"~"110" and then the system clock will respectively be switched to  $f_{H}$ ~ $f_{H}$ /64.

However, if  $f_H$  is not used in the SLOW mode and thus switched off, it will take some time to reoscillate and stabilise when switching to the FAST mode from the SLOW Mode. This is monitored using the HIRCF bit in the SCC register. The time duration required for the high speed system oscillator stabilisation is specified in the System Start Up Time Characteristics.





#### Entering the SLEEP Mode

There is only one way for the devices to enter the SLEEP Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "0". In this mode all the clocks and functions will be switched off except the WDT function. When this instruction is executed under the conditions described above, the following will occur:

- The system clock will be stopped and the application program will stop at the "HALT" instruction.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped.

#### Entering the IDLE0 Mode

There is only one way for the devices to enter the IDLE0 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "0" and the FSIDEN bit in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur:

- The  $f_H$  clock will be stopped and the application program will stop at the "HALT" instruction, but the  $f_{SUB}$  clock will be on.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped.

#### Entering the IDLE1 Mode

There is only one way for the devices to enter the IDLE1 Mode and that is to execute the "HALT" instruction in the application program with both the FHIDEN and FSIDEN bits in the SCC register equal to "1". When this instruction is executed under the conditions described above, the following will occur:

- The f<sub>H</sub> and f<sub>SUB</sub> clocks will be on but the application program will stop at the "HALT" instruction.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped.

#### Entering the IDLE2 Mode

There is only one way for the devices to enter the IDLE2 Mode and that is to execute the "HALT" instruction in the application program with the FHIDEN bit in the SCC register equal to "1" and the FSIDEN bit in the SCC register equal to "0". When this instruction is executed under the conditions described above, the following will occur:



- The  $f_{\rm H}$  clock will be on but the  $f_{SUB}$  clock will be off and the application program will stop at the "HALT" instruction.
- The Data Memory contents and registers will maintain their present condition.
- The I/O ports will maintain their present conditions.
- In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared.
- The WDT will be cleared and resume counting if the WDT function is enabled. If the WDT function is disabled, the WDT will be cleared and then stopped.

### Standby Current Considerations

As the main reason for entering the SLEEP or IDLE Mode is to keep the current consumption of the device to as low a value as possible, perhaps only in the order of several micro-amps except in the IDLE1 and IDLE2 Mode, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised. Special attention must be made to the I/O pins on the devices. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. This also applies to the device which has different package types, as there may be unbonded pins. These must either be set as outputs or if set as inputs must have pull-high resistors connected. In addition, the I/O pin-shared with VPP must not be set to output high, as this could result in increased current consumption.

Care must also be taken with the loads, which are connected to I/O pins, which are set as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs. Also note that additional standby current will also be required if the LIRC oscillator has enabled.

In the IDLE1 and IDLE2 Mode the high speed oscillator is on, if the peripheral function clock source is derived from the high speed oscillator, the additional standby current will also be perhaps in the order of several hundred micro-amps.

#### Wake-up

To minimise power consumption the devices can enter the SLEEP or any IDLE Mode, where the CPU will be switched off. However, when the device is woken up again, it will take a considerable time for the original system oscillator to restart, stabilise and allow normal operation to resume.

After the system enters the SLEEP or IDLE Mode, it can be woken up from one of various sources listed as follows:

- An external falling edge on Port A
- An external RES pin reset
- A system interrupt
- A WDT overflow

When the device executes the "HALT" instruction, it will enter the IDLE or SLEEP mode and the PDF flag will be set to 1. The PDF flag will be cleared to 0 if the device experiences a system power-up or executes the clear Watchdog Timer instruction.

If the system is woken up by an external  $\overline{\text{RES}}$  pin reset, the device will experience a full system reset, however, if the device is woken up by a WDT overflow, a Watchdog Timer reset will be initiated. Although both of these wake-up methods will initiate a reset operation, the actual source of the wake-up can be determined by examining the TO and PDF flag. The PDF flag is cleared by a system power-up or executing the clear Watchdog Timer instructions and is set when executing the



"HALT" instruction. The TO flag is set if a WDT time-out occurs and causes a wake-up that only resets the Program Counter and Stack Pointer, other flags remain in their original status.

Each pin on Port A can be set using the PAWU register to permit a negative transition on the pin to wake-up the system. When a pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction. If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke-up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set high before entering the SLEEP or IDLE Mode, the wake-up function of the related interrupt will be disabled.

# Watchdog Timer – BS23A02CA/BS23B04CA/BS23B08CA

The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise.

## Watchdog Timer Clock Source

The Watchdog Timer clock source is provided by the internal clock,  $f_{LIRC}$  which is sourced from the LIRC oscillator. The LIRC internal oscillator has an approximate frequency of 32kHz and this specified internal clock period can vary with  $V_{DD}$ , temperature and process variations. The Watchdog Timer source clock is then subdivided by a ratio of  $[(2^8-2^0)\sim 2^8]\sim [(2^{15}-2^7)\sim 2^{15}]$  to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register.

## Watchdog Timer Control Register

A single register, WDTC, controls the required time-out period as well as the enable/disable operation.

| Bit  | 7 | 6 | 5 | 4 | 3     | 2   | 1   | 0   |
|------|---|---|---|---|-------|-----|-----|-----|
| Name | — | — | — | — | WDTEN | WS2 | WS1 | WS0 |
| R/W  | — | — | — | — | R/W   | R/W | R/W | R/W |
| POR  | — | _ | — | — | 1     | 1   | 1   | 1   |

### WDTC Register

| POR     | _                                         | _                                   | —                  | —            |       |  |
|---------|-------------------------------------------|-------------------------------------|--------------------|--------------|-------|--|
| Bit 7~4 | Unimple                                   | mented, rea                         | id as "0"          |              |       |  |
| Bit 3   | WDTEN                                     | : WDT fun                           | ction enabl        | e control    |       |  |
|         | 0: Disa                                   | able                                |                    |              |       |  |
|         | 1: Ena                                    | ble                                 |                    |              |       |  |
| Bit 2~0 | WS2~W                                     | <b>S0</b> : WDT ti                  | ime-out per        | iod selectio | n     |  |
|         | 000: [(                                   | 28-20)~28]/1                        | LIRC               |              |       |  |
|         | 001: [(                                   | 29-21)~29]/1                        | LIRC               |              |       |  |
|         | 010: [(                                   | $2^{10}-2^2)\sim 2^{\overline{10}}$ | $/f_{LIRC}$        |              |       |  |
|         | 011: [(                                   | $2^{11}-2^3)\sim 2^{11}$            | /f <sub>LIRC</sub> |              |       |  |
|         | 100: [(                                   | $2^{12}-2^4)\sim 2^{12}$            | $/f_{LIRC}$        |              |       |  |
|         | 101: [(                                   | $2^{13}-2^{5})\sim 2^{13}$          | /f <sub>LIRC</sub> |              |       |  |
|         | 110: [(                                   | $2^{14}-2^{6})\sim 2^{14}$          | /f <sub>LIRC</sub> |              |       |  |
|         | 111: $[(2^{15}-2^7)\sim 2^{15}]/f_{LIRC}$ |                                     |                    |              |       |  |
|         | These th                                  | ree hits de                         | termine the        | e division   | ratio |  |

These three bits determine the division ratio of the Watchdog Timer source clock, which in turn determines the timeout period.



## Watchdog Timer Operation

The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instruction. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, the clear instruction will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. With regard to the Watchdog Timer enable/disable function, there is one bit, WDTEN, in the WDTC register to offer the enable/disable control.

Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the contents of the Watchdog Timer. The first is using the Watchdog Timer software clear instruction, the second is via a HALT instruction. The third is an external hardware reset, which means a low level on the external reset pin.

There is only one method of using software instruction to clear the Watchdog Timer. That is to use the single "CLR WDT" instruction to clear the WDT.

The maximum time-out period is when the  $2^{15}$  division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 1 second for the  $2^{15}$  division ratio, and a minimum timeout of 8ms for the  $2^{8}$  division ration.



Watchdog Timer



# Watchdog Timer – BS23B16CA

The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise.

### Watchdog Timer Clock Source

The Watchdog Timer clock source is provided by the internal clock,  $f_{LIRC}$  which is sourced from the LIRC oscillator. The LIRC internal oscillator has an approximate frequency of 32kHz and this specified internal clock period can vary with  $V_{DD}$ , temperature and process variations. The Watchdog Timer source clock is then subdivided by a ratio of  $2^8$  to  $2^{18}$  to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register.

## Watchdog Timer Control Register

A single register, WDTC, controls the required time-out period as well as the WDT enable/disable and software reset MCU operation. This register controls the overall operation of the Watchdog Timer.

#### WDTC Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 1   | 0   | 1   | 0   | 0   | 1   | 1   |

Bit 7~3 WE4~WE0: WDT function software control

01010: Enable

Other values: Reset MCU

When these bits are changed to any other values due to environmental noise the microcontroller will be reset; this reset operation will be activated after a delay time,  $t_{SRESET}$  and the WRF bit in the RSTFC register will be set high.

#### Bit 2~0 WS2~WS0: WDT time-out period selection

| 000: $2^{8}/f_{LIRC}$  |
|------------------------|
| $001: 2^{10}/f_{LIRC}$ |
| 010: $2^{12}/f_{LIRC}$ |
| 011: $2^{14}/f_{LIRC}$ |
| 100: $2^{15}/f_{LIRC}$ |
| $101: 2^{16}/f_{LIRC}$ |
| 110: $2^{17}/f_{LIRC}$ |
| 111: $2^{18}/f_{LIRC}$ |
| ase three hits         |

These three bits determine the division ratio of the Watchdog Timer source clock, which in turn determines the timeout period.

#### RSTFC Register

| Bit  | 7 | 6 | 5 | 4 | 3    | 2    | 1   | 0   |
|------|---|---|---|---|------|------|-----|-----|
| Name | — | — | — | — | RSTF | LVRF | LRF | WRF |
| R/W  | — | — | — | — | R/W  | R/W  | R/W | R/W |
| POR  | — | _ | — | — | 0    | х    | 0   | 0   |

"x": unknown

Bit 7~4 Unimplemented, read as "0"

 Bit 3
 **RSTF**: Reset control register software reset flag

 Refer to RES
 Pin Reset section.

- Bit 2 LVRF: LVR function reset flag
  - Refer to the Low Voltage Reset section.

<sup>10101:</sup> Disable



- Bit 1 **LRF**: LVR control register software reset flag Refer to the Low Voltage Reset section.
- Bit 0 WRF: WDT control register software reset flag
  - 0: Not occurred
  - 1: Occurred

This bit is set high by the WDT Control register software reset and cleared to zero by the application program. Note that this bit can only be cleared to zero by the application program.

### Watchdog Timer Operation

The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instruction. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, the clear instruction will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. There are five bits, WE4~WE0, in the WDTC register to offer the enable/disable control and reset control of the Watchdog Timer. The WDT function will be disabled when the WE4~WE0 bits are set to a value of 10101B while the WDT function will be enabled if the WE4~WE0 bits are equal to 01010B. If the WE4~WE0 bits are set to any other values, other than 01010B and 10101B, it will reset the device after a delay time, t<sub>SRESET</sub>. After power on these bits will have a value of 01010B.

| WE4~WE0 Bits    | WDT Function |
|-----------------|--------------|
| 10101B          | Disable      |
| 01010B          | Enable       |
| Any other value | Reset MCU    |

| Watchdog | Timer | Enable/Disable | Control |
|----------|-------|----------------|---------|
|----------|-------|----------------|---------|

Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the contents of the Watchdog Timer. The first is a WDTC software reset, which means a certain value except 01010B and 10101B written into the WE4~WE0 bits, the second is using the Watchdog Timer software clear instruction, the third is via a HALT instruction.

There is only one method of using software instruction to clear the Watchdog Timer. That is to use the single "CLR WDT" instruction to clear the WDT.

The maximum time-out period is when the  $2^{18}$  division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 8s for the  $2^{18}$  division ratio, and a minimum timeout of 8ms for the  $2^{8}$  division ratio.





# **Reset and Initialisation**

A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. The most important reset condition is after power is first applied to the microcontrollers. In this case, internal circuitry will ensure that the microcontrollers, after a short delay, will be in a well-defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program commences. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address.

In addition to the power-on reset, situations may arise where it is necessary to forcefully apply a reset condition when the device is running. One example of this is where after power has been applied and the device is already running, the  $\overline{\text{RES}}$  line is forcefully pulled low. In such a case, known as a normal operation reset, some of the registers remain unchanged allowing the device to proceed with normal operation after the reset line is allowed to return high.

Another reset exists in the form of a Low Voltage Reset, LVR, where a full reset, similar to the  $\overline{\text{RES}}$  reset is implemented in situations where the power supply voltage falls below a certain threshold. Another type of reset is when the Watchdog Timer overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup.

#### **Reset Functions**

There are several ways in which a microcontroller reset can occur, through events occurring both internally and externally.

#### **Power-on Reset**

The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontrollers. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all pins will be first set to inputs.



#### RES Pin Reset – BS23A02CA/BS23B04CA/BS23B08CA

As the reset pin is shared with an I/O pin, the reset function must be selected using a configuration option. Although the microcontroller has an internal RC reset function, if the  $V_{DD}$  power supply rise time is not fast enough or does not stabilise quickly at power-on, the internal reset function may be incapable of providing proper reset operation. For this reason it is recommended that an external RC network is connected to the RES pin, whose additional time delay will ensure that the RES pin remains low for an extended period to allow the power supply to stabilise. During this time delay, normal operation of the microcontroller will be inhibited. After the RES line reaches a certain voltage value, the reset delay time t<sub>RSTD</sub> is invoked to provide an extra delay time after which the microcontroller will begin normal operation. The abbreviation SST in the figures stands for System Start-up Timer.



For most applications a resistor connected between VDD and the  $\overline{\text{RES}}$  pin and a capacitor connected between VSS and the  $\overline{\text{RES}}$  pin will provide a suitable external reset circuit. Any wiring connected to the  $\overline{\text{RES}}$  pin should be kept as short as possible to minimise any stray noise interference.

For applications that operate within an environment where more noise is present the Enhanced Reset Circuit shown is recommended.



Note: \* It is recommended that this component is added for added ESD protection.

\*\* It is recommended that this component is added in environments where power line noise is significant.

#### External RES Circuit

Pulling the RES pin low using external hardware will also execute a device reset. In this case, as in the case of other resets, the Program Counter will reset to zero and program execution initiated from this point.



## RES Pin Reset – BS23B16CA

As the reset pin is shared with an I/O pin, the reset function must be selected using the related configuration option together with the control register, RSTC. Although the microcontroller has an internal RC reset function, if the VDD power supply rise time is not fast enough or does not stabilise quickly at power-on, the internal reset function may be incapable of providing proper reset operation. For this reason it is recommended that an external RC network is connected to the  $\overline{\text{RES}}$  pin, whose additional time delay will ensure that the  $\overline{\text{RES}}$  pin remains low for an extended period to allow the power supply to stabilise. During this time delay, normal operation of the microcontroller will be inhibited. After the  $\overline{\text{RES}}$  line reaches a certain voltage value, the reset delay time,  $t_{\text{RSTD}}$ , is invoked to provide an extea delay time after which the microcontroller will begin normal operation. The abbreviation SST in the figures stands for System Start-up Time.

For most applications a resistor connected between VDD and the  $\overline{\text{RES}}$  line and a capacitor connected betweeb VSS and the  $\overline{\text{RES}}$  pin will provide a suitable external reset circuit. Any wiring connected to the  $\overline{\text{RES}}$  pin should be kept as short as possible to minimise any stray noise interference.

For applications that operate within an environment where more noise is present the Enhanced Reset Circuit shown is recommended.





Note: "\*" It is recommended that this component is added for added ESD protection.

"\*\*" It is recommended that this component is added in environments where power line noise is significant.

### External RES Circuit

Pulling the  $\overline{\text{RES}}$  pin low using external hardware will also execute a device reset. In this case, as in the case of other resets, the Program Counter will reset to zero and program execution initiated from this point.



There is an internal reset control register, RSTC, which is used to select the external  $\overline{\text{RES}}$  pin function and provide a reset when the device operates abnormally due to the environmental noise interference. If the content of the RSTC register is set to any value other than 01010101B or 10101010B, it will reset the device after a delay time, t<sub>SRESET</sub>. After power on the register will have a value of 10101010B.

| <b>RES</b> Pin Configure Option | RSTC7~RSTC0 Bits    | Reset Function                        |
|---------------------------------|---------------------|---------------------------------------|
| I/O port                        | 01010101B/10101010B | I/O pin or other pin-shared functions |
|                                 | Any other value     | Reset MCU                             |
| RES pin                         | 01010101B/10101010B | RES pin                               |
| RES pin                         | Any other value     | Reset MCU                             |
|                                 | 01010101B           | I/O pin or other pin-shared functions |
| by RSTC                         | 10101010B           | RES pin                               |
|                                 | Any other value     | Reset MCU                             |

Internal Reset Function Control



### RSTC Register

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | RSTC7 | RSTC6 | RSTC5 | RSTC4 | RSTC3 | RSTC2 | RSTC1 | RSTC0 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 1     | 0     | 1     | 0     | 1     | 0     | 1     | 0     |

Bit 7~0 **RSTC7~RSTC0**: Reset function control

If the  $\overline{\text{RES}}$  pin reset function is controlled by the I/O port determined by the configuration option

01010101: I/O pin or other pin-shared functions

10101010: I/O pin or other pin-shared functions

Other values: Reset MCU

If the  $\overline{\text{RES}}$  pin reset function is controlled by the  $\overline{\text{RES}}$  pin determined by the configuration option

01010101: RES pin

10101010: RES pin

Other values: Reset MCU

If the  $\overline{\text{RES}}$  pin reset function is controlled by the RSTC determined by the configuration option

01010101: I/O pin or other pin-shared functions

10101010: RES pin

Other values: Reset MCU

The RSTC7~RSTC0 bits setup is determined by the  $\overline{\text{RES}}$  pin reset function configuration option selection.

If these bits are changed due to adverse environmental conditions, the microcontroller will be reset. The reset operation will be activated after a delay time,  $t_{SRESET}$  and the RSTF bit in the RSTFC register will be set to 1.

All resets will reset this register to POR value except the WDT time-out hardware warm reset. Note that when the  $\overline{\text{RES}}$  pin reset function is controlled by the RSTC determined by the configuration option, if the register is set to 10101010 to set the  $\overline{\text{RES}}$  pin, this configuration has higher priority than other related pin-shared controls.

### RSTFC Register

| Bit  | 7 | 6 | 5 | 4 | 3    | 2    | 1   | 0   |
|------|---|---|---|---|------|------|-----|-----|
| Name | — | — | — | — | RSTF | LVRF | LRF | WRF |
| R/W  | — | — | — | — | R/W  | R/W  | R/W | R/W |
| POR  | _ | _ | _ | _ | 0    | х    | 0   | 0   |

"x": unknown

Bit 7~4 Unimplemented, read as "0"

Bit 3 **RSTF**: Reset control register software reset flag

0: Not occurred 1: Occurred

This bit is set to 1 by the RSTC control register software reset and cleared by the application program. This bit can only be cleared to zero by application program.

- Bit 2 LVRF: LVR function reset flag
  - Refer to the Low Voltage Reset section.
- Bit 1 LRF: LVRC register software reset flag
- Refer to the Low Voltage Reset section.
- Bit 0 WRF: WDTC register software reset flag

Refer to the Watchdog Timer Control Register section.



#### Low Voltage Reset – LVR – BS23A02CA/BS23B04CA/BS23B08CA

The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device. The LVR function can be enabled or disabled which is selected by the configuration options. If the supply voltage of the device drops to within a range of  $0.9V \sim V_{LVR}$  such as might occur when changing the battery in battery powered applications, the LVR will automatically reset the device internally. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between  $0.9V \sim V_{LVR}$  must exist for a time greater than that specified by  $t_{LVR}$  in the LVR Electrical characteristics. If the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The specified voltage values for  $V_{LVR}$  can be selected using configuration options.



#### Low Voltage Reset - LVR - BS23B16CA

The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device and provides an MCU reset when the value falls below a certain predefined level.

The LVR function can be enabled or disabled which is selected by the related configuration option together with the control register, LVRC. If the supply voltage of the device drops to within a range of  $0.9V \sim V_{LVR}$  such as might occur when changing the battery in battery powered applications, the LVR will automatically reset the device internally and the LVRF bit in the RSTFC register will also be set to 1. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between  $0.9V \sim V_{LVR}$  must exist for a time greater than that specified by  $t_{LVR}$  in the LVD&LVR Electrical Characteristics. If the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The actual  $t_{LVR}$  value can be selected by the TLVR1 $\sim$ TLVR0 bits in the TLVRC register. The actual  $V_{LVR}$  value can be selected by the related configuration option together with the LVS7 $\sim$ LVS0 bits in the LVRC register. If the LVS7 $\sim$ LVS0 bits are changed to some different values by environmental noise, the LVR will reset the device after a delay time,  $t_{SRESET}$ . When this happens, the LRF bit in the RSTFC register will be set to 1. After power-on the register will have the value of 01011010B. Note that the LVR function will be automatically disabled when the device enters the SLEEP or IDLE mode.



### LVRC Register

| Bit  | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|------|
| Name | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 |
| R/W  |
| POR  | 0    | 1    | 1    | 0    | 0    | 1    | 1    | 0    |

Bit 7~0 LVS7~LVS0: LVR software control

| LVR Function<br>Configuration Option | LVS7~LVS0                                                     | LVR Function Selection                     |  |
|--------------------------------------|---------------------------------------------------------------|--------------------------------------------|--|
|                                      | 01100110, 01010101, 00110011,<br>10011001, 10101010           | LVR enable                                 |  |
| Enable                               | 11110000                                                      | LVR disable                                |  |
|                                      | Other values                                                  | MCU reset (register is reset to POR value) |  |
|                                      | 01100110, 01010101, 00110011,<br>10011001, 10101010, 11110000 | LVR disable                                |  |
| Disable                              | Other values                                                  | MCU reset (register is reset to POR value) |  |

| LVR Voltage<br>Configuration Option | LVS7~LVS0                                                     | LVR Voltage Selection                      |
|-------------------------------------|---------------------------------------------------------------|--------------------------------------------|
| 1.7V                                | 01100110, 01010101, 00110011,<br>10011001, 10101010, 11110000 | 1.7V                                       |
| 1.7 V                               | Other values                                                  | MCU reset (register is reset to POR value) |
| 1.9V                                | 01100110, 01010101, 00110011,<br>10011001, 10101010, 11110000 | 1.9V                                       |
| 1.90                                | Other values                                                  | MCU reset (register is reset to POR value) |
| 2.55V                               | 01100110, 01010101, 00110011,<br>10011001, 10101010, 11110000 | 2.55V                                      |
| 2.00 V                              | Other values                                                  | MCU reset (register is reset to POR value) |
| 3.15V                               | 01100110, 01010101, 00110011,<br>10011001, 10101010, 11110000 | 3.15V                                      |
| 3.13V                               | Other values                                                  | MCU reset (register is reset to POR value) |
| 3.8V                                | 01100110, 01010101, 00110011,<br>10011001, 10101010, 11110000 | 3.8V                                       |
| 3.0V                                | Other values                                                  | MCU reset (register is reset to POR value) |
|                                     | 01100110                                                      | 1.7V                                       |
|                                     | 01010101                                                      | 1.9V                                       |
|                                     | 00110011                                                      | 2.55V                                      |
| by LVRC                             | 10011001                                                      | 3.15V                                      |
| 5, 2010                             | 10101010                                                      | 3.8V                                       |
|                                     | 11110000                                                      | LVR disable                                |
|                                     | Other values                                                  | MCU reset (register is reset to POR value) |

The LVS7 $\sim$  LVS0 bits setup is determined by the LVR function/voltage configuration option selection.

When an actual low voltage condition as specified above occurs, an MCU reset will be generated. The reset operation will be activated after the low voltage condition keeps more than a  $t_{LVR}$  time. In this situation the register contents will remain the same after such a reset occurs.



Any register value, other than the defined values above, will also result in the generation of an MCU reset. The reset operation will be activated after a delay time, t<sub>SRESET</sub>. However in this situation the register contents will be reset to the POR value.

#### TLVRC Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|------|---|---|---|---|---|---|-------|-------|
| Name | _ | — | — | — | — | — | TLVR1 | TLVR0 |
| R/W  | — | — | — | — | — | — | R/W   | R/W   |
| POR  | _ | _ | — | — | _ | — | 0     | 1     |

Bit 7~2 Unimplemented, read as "0"

Bit  $1 \sim 0$  **TLVR1~TLVR0**: Minimum low voltage width to reset time ( $t_{LVR}$ )

- 00: (7~8)×t<sub>LIRC</sub>
- 01: (31~32)×t<sub>LIRC</sub>
- 10: (63~64)×t<sub>LIRC</sub>
- 11: (127~128)×t<sub>LIRC</sub>

#### RSTFC Register

| Bit  | 7 | 6 | 5 | 4 | 3    | 2    | 1   | 0   |
|------|---|---|---|---|------|------|-----|-----|
| Name | — | — | — | — | RSTF | LVRF | LRF | WRF |
| R/W  | — | — | — | — | R/W  | R/W  | R/W | R/W |
| POR  | _ |   | _ | _ | 0    | х    | 0   | 0   |

"x": unknown

| Bit 7~4 | Unimplemented, read as "0"                                                                  |
|---------|---------------------------------------------------------------------------------------------|
| Bit 3   | RSTF: Reset control register software reset flag                                            |
|         | Refer to RES Pin Reset section.                                                             |
| Bit 2   | LVRF: LVR function reset flag                                                               |
|         | 0: Not occurred                                                                             |
|         | 1: Occurred                                                                                 |
|         | This bit is set to 1 when a specific low voltage reset condition occurs. This bit can only  |
|         | be cleared to zero by application program.                                                  |
| Bit 1   | LRF: LVRC register software reset flag                                                      |
|         | 0: Not occurred                                                                             |
|         | 1: Occurred                                                                                 |
|         | This bit is set high if the LVRC register contains any non-defined LVR voltage register     |
|         | values. This in effect acts like a software reset function. This bit can only be cleared to |
|         | zero by application program.                                                                |
| Bit 0   | WRF: WDTC register software reset flag                                                      |
|         | Refer to the Watchdog Timer Control Register section.                                       |
|         |                                                                                             |

### Watchdog Time-out Reset during Normal Operation

When the Watchdog time-out Reset during normal operations in the FAST or SLOW mode occurs, the Watchdog time-out flag TO will be set to "1".

| WDT Time-out   |                      |
|----------------|----------------------|
|                | <→ t <sub>RSTD</sub> |
| Internal Reset |                      |

WDT Time-out Reset during Normal Operation Timing Chart

#### Watchdog Time-out Reset during SLEEP or IDLE Mode

The Watchdog time-out Reset during SLEEP or IDLE Mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack



Pointer will be cleared to "0" and the TO and PDF flags will be set to "1". Refer to the System Start Up Time Characteristics for  $t_{SST}$  details.



WDT Time-out Reset during SLEEP or IDLE Timing Chart

## **Reset Initial Conditions**

The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the SLEEP or IDLE Mode function or Watchdog Timer. The reset flags are shown in the table:

| то | PDF | Reset Conditions                                       |
|----|-----|--------------------------------------------------------|
| 0  | 0   | Power-on reset                                         |
| u  | u   | RES or LVR reset during FAST or SLOW Mode operation    |
| 1  | u   | WDT time-out reset during FAST or SLOW Mode operation  |
| 1  | 1   | WDT time-out reset during IDLE or SLEEP Mode operation |

"u" stands for unchanged

The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs.

| Item               | Condition After Reset                            |
|--------------------|--------------------------------------------------|
| Program Counter    | Reset to zero                                    |
| Interrupts         | All interrupts will be disabled                  |
| WDT, Time Base     | Cleared after reset, WDT begins counting         |
| Timers             | Timers will be turned off                        |
| Input/Output Ports | I/O ports will be set as inputs                  |
| Stack Pointer      | Stack Pointer will point to the top of the stack |

The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects each of the microcontroller internal registers.

| Register | BS23A02CA | BS23B04CA | BS23B08CA | BS23B16CA | Reset<br>(Power On) | RES Reset<br>(Normal<br>Operation) | WDT Time-out<br>(Normal<br>Operation) | WDT Time-out<br>(IDLE/SLEEP) |
|----------|-----------|-----------|-----------|-----------|---------------------|------------------------------------|---------------------------------------|------------------------------|
| IAR0     | •         | •         | •         | •         | XXXX XXXX           | uuuu uuuu                          | uuuu uuuu                             | uuuu uuuu                    |
| MP0      | •         | •         | •         | •         | XXXX XXXX           | uuuu uuuu                          | uuuu uuuu                             | uuuu uuuu                    |
| IAR1     |           | •         | •         | •         | XXXX XXXX           | uuuu uuuu                          | uuuu uuuu                             | uuuu uuuu                    |
| MP1      |           | •         | •         | •         | XXXX XXXX           | uuuu uuuu                          | uuuu uuuu                             | uuuu uuuu                    |
| BP       |           |           | •         |           | 0                   | 0                                  | 0                                     | u                            |
|          |           |           |           | •         | 00                  | 00                                 | 00                                    | u u                          |
| ACC      | •         | •         | •         | •         | XXXX XXXX           | uuuu uuuu                          | uuuu uuuu                             | uuuu uuuu                    |
| PCL      | •         | •         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | 0000 0000                    |
| TBLP     | •         | •         | •         | ٠         | XXXX XXXX           | uuuu uuuu                          | uuuu uuuu                             | uuuu uuuu                    |



| Register | BS23A02CA | BS23B04CA | BS23B08CA | BS23B16CA | Reset<br>(Power On) | RES Reset<br>(Normal<br>Operation) | WDT Time-out<br>(Normal<br>Operation) | WDT Time-out<br>(IDLE/SLEEP) |
|----------|-----------|-----------|-----------|-----------|---------------------|------------------------------------|---------------------------------------|------------------------------|
|          | •         |           |           |           | xx xxxx             | uu uuuu                            | uu uuuu                               | uu uuuu                      |
| TBLH     |           | •         | •         |           | -xxx xxxx           | -uuu uuuu                          | -uuu uuuu                             | -uuu uuuu                    |
|          |           |           |           | •         | xxxx xxxx           | uuuu uuuu                          | uuuu uuuu                             | <u>uuuu uuuu</u>             |
| TBHP     |           |           |           | •         | x x x               | uuu                                | u u u                                 | u u u                        |
| STATUS   | •         | •         | •         | •         | 00 xxxx             | uu uuuu                            | 1u uuuu                               | 11 uuuu                      |
| INTEG    | •         | •         | •         | •         | 00                  | 00                                 | 00                                    | u u                          |
| WDT0     | •         | •         | •         |           | 1111                | 1111                               | 1111                                  | uuuu                         |
| WDTC     |           |           |           | •         | 0101 0011           | 0101 0011                          | 0101 0011                             | uuuu uuuu                    |
| TB0C     | •         | •         | •         | ٠         | 0-00 -000           | 0-00 -000                          | 0-00 -000                             | u-uu -uuu                    |
| RSTFC    |           |           |           | ٠         | 0x00                | uuuu                               | uuuu                                  | uuuu                         |
| RSTC     |           |           |           | •         | 0101 0101           | 0101 0101                          | 0101 0101                             | uuuu uuuu                    |
| <u></u>  | •         | •         | •         |           | 111- 0000           | 111- 0000                          | 111- 0000                             | uuu- uuuu                    |
| SCC      |           |           |           | ٠         | 00000               | 00000                              | 00000                                 | uuuuu                        |
| HIRCC    |           |           |           | ٠         | 0001                | 0001                               | 0001                                  | uuuu                         |
| INTC0    | •         | •         | •         | •         | -000 0000           | -000 0000                          | -000 0000                             | -uuu uuuu                    |
|          | •         |           |           |           | 11 1111             | 11 1111                            | 11 1111                               | uu uuuu                      |
| PA       |           | •         |           | ٠         | 1111 1111           | 1111 1111                          | 1111 1111                             | uuuu uuuu                    |
|          |           |           | •         |           | 11 1111             | 11 1111                            | 11 1111                               | uu uuuu                      |
|          | •         |           |           |           | 11 1111             | 11 1111                            | 11 1111                               | uu uuuu                      |
| PAC      |           | •         |           | •         | 1111 1111           | 1111 1111                          | 1111 1111                             | uuuu uuuu                    |
|          |           |           | •         |           | 11 1111             | 11 1111                            | 11 1111                               | uu uuuu                      |
|          | •         |           |           |           | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |
| PAPU     |           | •         |           | ٠         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
|          |           |           | •         |           | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |
|          | •         |           |           |           | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |
| PAWU     |           | ٠         |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
|          |           |           | •         |           | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |
| TB1C     |           |           | •         | ٠         | 0-00 -000           | 0-00 -000                          | 0-00 -000                             | u-uu -uuu                    |
| TKTMR    | •         | •         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| тксо     | •         | •         |           |           | -000 0-00           | -000 0-00                          | -000 0-00                             | -uuu u-uu                    |
| TKCU     |           |           | •         | •         | -000 0000           | -000 0000                          | -000 0000                             | -uuu uuuu                    |
| TKC1     | •         | •         | •         | ٠         | 1 1                 | 1 1                                | 1 1                                   | u u                          |
| TK16DL   | •         | •         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TK16DH   | •         | •         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| ТКМОСО   | •         | •         | •         |           | 000- 0000           | 000- 0000                          | 000- 0000                             | uuu- uuuu                    |
|          |           |           |           | •         | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |
| TKM0C1   | •         |           |           |           | 0-0000              | 0-0000                             | 0-0000                                | u-uuuu                       |
|          |           | ٠         | •         | ٠         | 0-00 0000           | 0-00 0000                          | 0-00 0000                             | u-uu uuuu                    |
| TKM0C2   |           |           |           | ٠         | 000- 0000           | 000- 0000                          | 000- 0000                             | uuu- uuuu                    |
| TKM016DL | •         | ٠         | ٠         | ٠         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TKM016DH | •         | ٠         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TKM0ROL  | •         | ٠         | •         | ٠         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TKM0ROH  | •         | ٠         | ٠         | ٠         | 00                  | 00                                 | 00                                    | u u                          |
| INTC1    |           | ٠         |           |           | -000 -000           | -000 -000                          | -000 -000                             | -uuu -uuu                    |
|          |           |           | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |



| Register      | BS23A02CA | BS23B04CA | BS23B08CA | BS23B16CA | Reset<br>(Power On) | RES Reset<br>(Normal<br>Operation) | WDT Time-out<br>(Normal<br>Operation) | WDT Time-out<br>(IDLE/SLEEP) |
|---------------|-----------|-----------|-----------|-----------|---------------------|------------------------------------|---------------------------------------|------------------------------|
| MFI           |           |           | •         |           | -000 -000           | -000 -000                          | -000 -000                             | -uuu -uuu                    |
|               |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| LVPUC         |           |           |           | •         | 0                   | 0                                  | 0                                     | u                            |
| PB            |           | •         |           |           | 1                   | 1                                  | 1                                     | u                            |
|               |           |           | •         | •         | 1111 1111           | 1111 1111                          | 1111 1111                             | uuuu uuuu                    |
| PBC           |           | •         |           |           | 1                   | 1                                  | 1                                     | u                            |
| T DC          |           |           | •         | •         | 1111 1111           | 1111 1111                          | 1111 1111                             | uuuu uuuu                    |
| PBPU          |           | •         |           |           | 0                   | 0                                  | 0                                     | u                            |
|               |           |           | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TMR0C/PWM0C   |           | •         | •         | •         | 00-0 0000           | 00-0 0000                          | 00-0 0000                             | uu-u uuuu                    |
| TMR0/PWM0DATA |           | •         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TMR1C/PWM1C   |           | •         | •         |           | 00-0 0000           | 00-0 0000                          | 00-0 0000                             | uu-u uuuu                    |
| TMR1/PWM1DATA |           | •         | ٠         |           | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| OCR           |           | •         | •         | •         | 0 0                 | 0 0                                | 0 0                                   | uu                           |
| ODL           |           | •         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| ODH           |           | •         | •         |           | -000 0000           | -000 0000                          | -000 0000                             | -uuu uuuu                    |
| ODH           |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| IICC0         |           | •         | •         | •         | 000-                | 000-                               | 000-                                  | uuu-                         |
| IICC1         |           | •         | •         | •         | 1000 0001           | 1000 0001                          | 1000 0001                             | uuuu uuuu                    |
| IICD          |           | •         | •         | •         | XXXX XXXX           | XXXX XXXX                          | XXXX XXXX                             | uuuu uuuu                    |
| IICA          |           | •         | •         | •         | 0000 000-           | 0000 000-                          | 0000 000-                             | uuuu uuu-                    |
| IICTOC        |           | •         | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
|               | •         |           |           |           | 00                  | 00                                 | 00                                    | u u                          |
| PAS0          |           | •         | •         |           | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
|               |           |           |           | •         | -000 -000           | -000 -000                          | -000 -000                             | -uuu -uuu                    |
|               |           | •         |           |           | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PAS1          |           |           | ٠         |           | 0000                | 0000                               | 0000                                  | uuuu                         |
|               |           |           |           | •         | -000 -000           | -000 -000                          | -000 -000                             | -uuu -uuu                    |
| PAS2          |           |           |           | •         | -000 -000           | -000 -000                          | -000 -000                             | -uuu -uuu                    |
| PAS3          |           |           |           | •         | -000 -000           | -000 -000                          | -000 -000                             | -uuu -uuu                    |
| DDS0          |           | •         |           |           | 0 0                 | 00                                 | 0 0                                   | u u                          |
| PBS0          |           |           | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PCS0          |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PCS1          |           |           |           | •         | 0000                | 0000                               | 0000                                  | uuuu                         |
| 150           |           | •         | •         |           | 0 0000              | 0 0000                             | 0 0000                                | u uuuu                       |
| IFS           |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TKNMOO        |           |           | •         |           | 000- 0000           | 000- 0000                          | 000- 0000                             | uuu- uuuu                    |
| TKM1C0        |           |           |           | •         | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |
| TKM1C1        |           |           | •         | •         | 0-00 0000           | 0-00 0000                          | 0-00 0000                             | u-uu uuuu                    |
| TKM1C2        |           |           |           | •         | 000- 0000           | 000- 0000                          | 000- 0000                             | uuu- uuuu                    |
| TKM116DL      |           |           | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             |                              |
| TKM116DH      |           |           | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TKM1ROL       |           |           | •         | •         | 0000 0000           | 0000 0000                          | 0000 0000                             |                              |
| TKM1ROH       |           |           | •         | •         | 00                  | 0 0                                | 00                                    | u u                          |
| TMR2C/PWM2C   |           |           | •         |           | 00-0 0000           | 00-0 0000                          | 00-0 0000                             | uu-u uuuu                    |



| Register      | BS23A02CA | BS23B04CA | BS23B08CA | BS23B16CA | Reset<br>(Power On) | RES Reset<br>(Normal<br>Operation) | WDT Time-out<br>(Normal<br>Operation) | WDT Time-out<br>(IDLE/SLEEP) |
|---------------|-----------|-----------|-----------|-----------|---------------------|------------------------------------|---------------------------------------|------------------------------|
| TMR2/PWM2DATA |           |           | •         |           | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TMR3C/PWM3C   |           |           | •         |           | 00-0 0000           | 00-0 0000                          | 00-0 0000                             | uu-u uuuu                    |
| TMR3/PWM3DATA |           |           | •         |           | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PWMC          |           |           |           | •         | 0000                | 0 0 0 0                            | 0 0 0 0                               | uuuu                         |
| PWMD0         |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PWMD1         |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PWMD2         |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PME           |           |           |           | •         | 0000 -000           | 0000 -000                          | 0000 -000                             | uuuu -uuu                    |
| PMD           |           |           |           | •         | 000                 | 000                                | 000                                   | u u u                        |
| PWMPOL        |           |           |           | •         | 000                 | 000                                | 000                                   | u u u                        |
| PWMDT         |           |           |           | •         | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |
| LVRC          |           |           |           | •         | 0110 0110           | 0110 0110                          | 0110 0110                             | uuuu uuuu                    |
| LVDC          |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| TLVRC         |           |           |           | •         | 01                  | 01                                 | 01                                    | u u                          |
| PTMC0         |           |           |           | •         | 0000 0              | 0000 0                             | 0000 0                                | uuuu u                       |
| PTMC1         |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PTMDL         |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PTMDH         |           |           |           | •         | 00                  | 00                                 | 00                                    | u u                          |
| PTMAL         |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PTMAH         |           |           |           | •         | 00                  | 00                                 | 00                                    | u u                          |
| PTMRPL        |           |           |           | •         | 0000 0000           | 0000 0000                          | 0000 0000                             | uuuu uuuu                    |
| PTMRPH        |           |           |           | •         | 00                  | 00                                 | 00                                    | u u                          |
| PC            |           |           |           | •         | 11 1111             | 11 1111                            | 11 1111                               | uu uuuu                      |
| PCC           |           |           |           | •         | 11 1111             | 11 1111                            | 11 1111                               | uu uuuu                      |
| PCPU          |           |           |           | •         | 00 0000             | 00 0000                            | 00 0000                               | uu uuuu                      |

Note: "u" stands for unchanged

"x" stands for unknown

"-" stands for unimplemented



# Input/Output Ports

Holtek microcontrollers offer considerable flexibility on their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain pins, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities.

The devices provide bidirectional input/output lines labeled with port names PA~PC. These I/O ports are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory Structure diagram. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]", where m denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten.

| Register | Bit   |   |   |       |       |       |       |       |  |  |  |
|----------|-------|---|---|-------|-------|-------|-------|-------|--|--|--|
| Name     | 7     | 6 | 5 | 4     | 3     | 2     | 1     | 0     |  |  |  |
| PA       | PA7   | _ |   | PA4   | PA3   | PA2   | PA1   | PA0   |  |  |  |
| PAC      | PAC7  | — | — | PAC4  | PAC3  | PAC2  | PAC1  | PAC0  |  |  |  |
| PAPU     | PAPU7 | _ | _ | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |  |  |  |
| PAWU     | PAWU7 |   |   | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 |  |  |  |

'—": Unimplemented, read as "0"

| I/O | Logic | Function | Register | List - | BS23A02CA |
|-----|-------|----------|----------|--------|-----------|
|-----|-------|----------|----------|--------|-----------|

| Register | Bit   |       |       |       |       |       |       |       |  |  |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| Name     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |  |  |  |
| PA       | PA7   | PA6   | PA5   | PA4   | PA3   | PA2   | PA1   | PA0   |  |  |  |  |
| PAC      | PAC7  | PAC6  | PAC5  | PAC4  | PAC3  | PAC2  | PAC1  | PAC0  |  |  |  |  |
| PAPU     | PAPU7 | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |  |  |  |  |
| PAW      | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 |  |  |  |  |
| PB       | _     | —     | —     | —     | —     | —     | —     | PB0   |  |  |  |  |
| PBC      | _     | _     | _     | _     | _     | _     | _     | PBC0  |  |  |  |  |
| PBPU     |       | _     | —     | —     | _     | —     | —     | PBPU0 |  |  |  |  |

"-": Unimplemented, read as "0"

I/O Logic Function Registet List – BS23B04CA

| Register |       | Bit   |       |       |       |       |       |       |  |  |  |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--|--|
| Name     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |  |  |  |  |
| PA       | PA7   | —     | PA5   | PA4   | PA3   | PA2   | PA1   | PA0   |  |  |  |  |  |
| PAC      | PAC7  | _     | PAC5  | PAC4  | PAC3  | PAC2  | PAC1  | PAC0  |  |  |  |  |  |
| PAPU     | PAPU7 | _     | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |  |  |  |  |  |
| PAWU     | PAWU7 | _     | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 |  |  |  |  |  |
| PB       | PB7   | PB6   | PB5   | PB4   | PB3   | PB2   | PB1   | PB0   |  |  |  |  |  |
| PBC      | PBC7  | PBC6  | PBC5  | PBC4  | PBC3  | PBC2  | PBC1  | PBC0  |  |  |  |  |  |
| PBPU     | PBPU7 | PBPU6 | PBPU5 | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 |  |  |  |  |  |

"-": Unimplemented, read as "0"

I/O Logic Function Register List - BS23B08CA

| Register |       |       |       | В     | it    |       |       |       |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PA       | PA7   | PA6   | PA5   | PA4   | PA3   | PA2   | PA1   | PA0   |
| PAC      | PAC7  | PAC6  | PAC5  | PAC4  | PAC3  | PAC2  | PAC1  | PAC0  |
| PAPU     | PAPU7 | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |
| PAWU     | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 |
| PB       | PB7   | PB6   | PB5   | PB4   | PB3   | PB2   | PB1   | PB0   |
| PBC      | PBC7  | PBC6  | PBC5  | PBC4  | PBC3  | PBC2  | PBC1  | PBC0  |
| PBPU     | PBPU7 | PBPU6 | PBPU5 | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 |
| PC       | _     | _     | PC5   | PC4   | PC3   | PC2   | PC1   | PC0   |
| PCC      |       |       | PCC5  | PCC4  | PCC3  | PCC2  | PCC1  | PCC0  |
| PCPU     |       | _     | PCPU5 | PCPU4 | PCPU3 | PCPU2 | PCPU1 | PCPU0 |
| LVPUC    |       | —     | —     | —     | —     | —     | —     | LVPU  |

"-": Unimplemented, read as "0"

# I/O Logic Function Register List – BS23B16CA

# **Pull-high Resistors**

Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as a digital input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selected using the relevant pull-high control registers and are implemented using weak PMOS transistors.

Note that the pull-high resistor can be controlled by the relevant pull-high control register only when the pin-shared functional pin is selected as a digital input or NMOS output. Otherwise, the pull-high resistors cannot be enabled.

# PxPU Register

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | PxPU7 | PxPU6 | PxPU5 | PxPU4 | PxPU3 | PxPU2 | PxPU1 | PxPU0 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7~0 **PxPU7~PxPU0**: Port x bit 7~bit 0 pull-high function control

The PxPUn bit is used to control the pin pull-high function. Here the "x" is the Port name which can be A, B and C depending upon the selected device. However, the actual available bits for each I/O Port may be different.

# • LVPUC Register – BS23B16CA

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0    |
|------|---|---|---|---|---|---|---|------|
| Name | — | — | — | — | — | — | — | LVPU |
| R/W  | _ | _ | — | — | — | — | — | R/W  |
| POR  | — | — | — | — | _ | — | _ | 0    |

Bit 7~1 Unimplemented, read as "0"

LVPU: Pull-high resistor selection for low voltage power supply

0: All pin pull-high resistors are  $60k\Omega$  @ 3V

1: All pin pull-high resistors are  $15k\Omega$  @ 3V

The LVPUC register is used to select the pull-high resistor value for low voltage power supply applications. Note that the LVPU bit in the LVPUC register is only available

Bit 0

<sup>0:</sup> Disable

<sup>1:</sup> Enable



when the corresponding pin pull-high function is enabled. If the pull-high function is disabled, the LVPU bit has no effect on selecting the pull-high resistor value.

# Port A Wake-up

The HALT instruction forces the microcontroller into the SLEEP or IDLE Mode which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A pins from high to low. This function is especially suitable for applications that can be woken up via external switches. Each pin on Port A can be selected individually to have this wake-up feature using the PAWU register.

Note that the wake-up function can be controlled by the wake-up control registers only when the pin is selected as a general purpose input and the MCU enters the IDLE or SLEEP mode.

PAWU Register

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|------|-------|-------|-------|-------|-------|-------|-------|-------|
| Name | PAWU7 | PAWU6 | PAWU5 | PAWU4 | PAWU3 | PAWU2 | PAWU1 | PAWU0 |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

PAWUn: Port A Pin wake-up function control

0: Disable

The actual available bits may be different.

# I/O Port Control Registers

Each I/O port has its own control register known as PAC~PCC, to control the input/output configuration. With this control register, each CMOS/NMOS output or input can be reconfigured dynamically under software control. Each pin of the I/O ports is directly mapped to a bit in its associated port control register. For the I/O pin to function as an input, the corresponding bit of the control register must be written as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be set as a CMOS/NMOS output. If the pin is currently set as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin.

# PxC Register

| Bit  | 7    | 6    | 5    | 4    | 3     | 2     | 1    | 0    |
|------|------|------|------|------|-------|-------|------|------|
| Name | PxC7 | PxC6 | PxC5 | PxC4 | PxAC3 | PxAC2 | PxC1 | PxC0 |
| R/W  | R/W  | R/W  | R/W  | R/W  | R/W   | R/W   | R/W  | R/W  |
| POR  | 1    | 1    | 1    | 1    | 1     | 1     | 1    | 1    |

**PxCn**: I/O Port x Pin type selection

0: Output

1: Input

The PxCn bit is used to control the pin type selection. Here the "x" can be A, B or C. However, the actual available bits for each I/O Port may be different.

# **Pin-shared Functions**

The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design constraints on designers but by supplying pins with multi-functions, many of these difficulties can be overcome. For these pins, the

<sup>1:</sup> Enable



desired function of the multi-function I/O pins is selected by a series of registers via the application program control.

# **Pin-shared Function Selection Registers**

The limited number of supplied pins in a package can impose restrictions on the amount of functions a certain device can contain. However by allowing the same pins to share several different functions and providing a means of function selection, a wide range of different functions can be incorporated into even relatively small package sizes. The devices include a Port "x" Output Function Selection register"n", labeled as PxSn, and Input Function Selection register, labeled as IFS, which can select the desired functions of the multi-function pin-shared pins.

The most important point to note is to make sure that the desired pin-shared function is properly selected and also deselected. For most pin-shared functions, to select the desired pin-shared function, the pin-shared function should first be correctly selected using the corresponding pin-shared control register. After that the corresponding peripheral functional setting should be configured and then the peripheral function can be enabled. However, a special point must be noted for the digital input pin TCn, which shares the same pin-shared control configuration with its corresponding general purpose I/O function when setting the relevant pin-shared control bit. To select this pin function, in addition to the necessary pin-shared control and peripheral functional setup aforementioned, it must also be set as an input by setting the corresponding bit in the I/O port control register. To correctly deselect the pin-shared function, the peripheral function should first be disabled and then the corresponding pin-shared function control register can be modified to select other pin-shared functions.

| Register |   |   |   | В | lit |   |       |       |  |
|----------|---|---|---|---|-----|---|-------|-------|--|
| Name     | 7 | 6 | 5 | 4 | 3   | 2 | 1     | 0     |  |
| PAS0     | _ | _ | _ | _ | _   | _ | PAS01 | PAS00 |  |

| Pin-shared Function   | Selection | Rogistor List | - BS23A02CA |
|-----------------------|-----------|---------------|-------------|
| Fill-Shareu Fullction | Selection | Register List | - DOZJAUZCA |

| Register |       | Bit   |       |        |        |       |        |        |  |  |  |  |  |
|----------|-------|-------|-------|--------|--------|-------|--------|--------|--|--|--|--|--|
| Name     | 7     | 6     | 5     | 4      | 3      | 2     | 1      | 0      |  |  |  |  |  |
| PAS0     | PAS07 | PAS06 | PAS05 | PAS04  | PAS03  | PAS02 | PAS01  | PAS00  |  |  |  |  |  |
| PAS1     | PAS17 | PAS16 | PAS15 | PAS14  | PAS13  | PAS12 | PAS11  | PAS10  |  |  |  |  |  |
| PBS0     | _     | —     | —     | —      | —      | —     | PBS01  | PBS00  |  |  |  |  |  |
| IFS      |       |       | _     | INTPS1 | INTPS0 | SCLPS | SDAPS1 | SDAPS0 |  |  |  |  |  |

Pin-shared Function Selection Register List – BS23B04CA

| Register | Bit   |       |       |       |        |        |       |       |  |
|----------|-------|-------|-------|-------|--------|--------|-------|-------|--|
| Name     | 7     | 6     | 5     | 4     | 3      | 2      | 1     | 0     |  |
| PAS0     | PAS07 | PAS06 | PAS05 | PAS04 | PAS03  | PAS02  | PAS01 | PAS00 |  |
| PAS1     | PAS17 | PAS16 | _     | _     | _      | _      | PAS11 | PAS10 |  |
| PBS0     | PBS07 | PBS06 | PBS05 | PBS04 | PBS03  | PBS02  | PBS01 | PBS00 |  |
| IFS      | —     | _     |       | TC0PS | INTPS1 | INTPS0 | SCLPS | SDAPA |  |

Pin-shared Function Selection Register List - BS23B08CA

| Register |       | Bit   |       |       |       |       |       |       |  |  |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--|
| Name     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |  |  |  |
| PAS0     | —     | PAS06 | PAS05 | PAS04 | —     | PAS02 | PAS01 | PAS00 |  |  |  |  |
| PAS1     | —     | PAS16 | PAS15 | PAS14 | —     | PAS12 | PAS11 | PAS10 |  |  |  |  |
| PAS2     | —     | PAS26 | PAS25 | PAS24 | —     | PAS22 | PAS21 | PAS20 |  |  |  |  |
| PAS3     | _     | PAS36 | PAS35 | PAS34 | _     | PAS32 | PAS31 | PAS30 |  |  |  |  |
| PBS0     | PBS07 | PBS06 | PBS05 | PBS04 | PBS03 | PBS02 | PBS01 | PBS00 |  |  |  |  |



| Register | Bit    |        |        |        |        |        |        |        |  |  |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--|--|
| Name     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |  |  |
| PCS0     | PCS07  | PCS06  | PCS05  | PCS04  | PCS03  | PCS02  | PCS01  | PCS00  |  |  |
| PCS1     | —      | _      | _      | _      | PCS13  | PCS12  | PCS11  | PCS10  |  |  |
| IFS      | INTPS1 | INTPS0 | SCLPS2 | SCLPS1 | SCLPS0 | SDAPS2 | SDAPS1 | SDAPS0 |  |  |

Pin-shared Function Selection Register List – BS23B16CA

# PAS0 Register – BS23A02CA

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|------|---|---|---|---|---|---|-------|-------|
| Name | — | — | — | — | — | — | PAS01 | PAS00 |
| R/W  | _ | — | — | — | — | — | R/W   | R/W   |
| POR  | _ |   | _ | _ |   | _ | 0     | 0     |

Bit 7~2 Unimplemented, read as "0"

Bit 1 PAS01: PA1 Pin-Shared function selection 0: PA1 1: KEY2

Bit 0 PAS00: PA0 Pin-Shared function selection 0: PA0/INT 1: KEY1

# • PAS0 Register – BS23B04CA

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |  |  |
|------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|
| Name | PAS07 | PAS06 | PAS05 | PAS04 | PAS03 | PAS02 | PAS01 | PAS00 |  |  |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |  |  |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |
|      |       |       |       |       |       |       |       |       |  |  |

Bit 7~6 PAS07~PAS06: PA3 Pin-Shared function selection

|         | 00: PA3                                        |
|---------|------------------------------------------------|
|         | 01: KEY3                                       |
|         | 10: PA3                                        |
|         | 11: PA3                                        |
| Bit 5~4 | PAS05~PAS04: PA2 Pin-Shared function selection |
|         | 00: PA2                                        |
|         | 01: PWM1O                                      |
|         | 10: PWM0OB                                     |
|         | 11: SDA                                        |
| Bit 3~2 | PAS03~PAS02: PA1 Pin-Shared function selection |
|         | 00: PA1                                        |
|         | 01: KEY2                                       |
|         | 10: PA1                                        |
|         | 11: PA1                                        |
| Bit 1~0 | PAS01~PAS00: PA0 Pin-Shared function selection |
|         | 00: PA0/INT/TC1                                |
|         | 01: PWM0O                                      |
|         | 10: SCL                                        |
|         | 11: PA0/INT/TC1                                |
|         |                                                |



# • PAS0 Register – BS23B08CA

| Bit     | 7       | 6          | 5           | 4          | 3         | 2     | 1     | 0     |
|---------|---------|------------|-------------|------------|-----------|-------|-------|-------|
| Name    | PAS07   | PAS06      | PAS05       | PAS04      | PAS03     | PAS02 | PAS01 | PAS00 |
| R/W     | R/W     | R/W        | R/W         | R/W        | R/W       | R/W   | R/W   | R/W   |
| POR     | 0       | 0          | 0           | 0          | 0         | 0     | 0     | 0     |
| Bit 7~6 | PAS07~l | PAS06: PA3 | 3 Pin-Share | d function | selection |       |       |       |
|         | 00: PA  | 3/TC3      |             |            |           |       |       |       |
|         | 01: PV  | VM2O       |             |            |           |       |       |       |
|         | 10: PV  | VM10B      |             |            |           |       |       |       |
|         | 11: SD  | A          |             |            |           |       |       |       |
| 3it 5~4 | PAS05~I | PAS04: PA2 | 2 Pin-Share | d function | selection |       |       |       |
|         | 00: PA  | 2          |             |            |           |       |       |       |
|         | 01: PV  | VM1O       |             |            |           |       |       |       |
|         | 10: PV  | VM3OB      |             |            |           |       |       |       |
|         | 11: SC  | Ľ          |             |            |           |       |       |       |
| Bit 3~2 | PAS03~l | PAS02: PA  | l Pin-Share | d function | selection |       |       |       |
|         | 00: PA  | 1/TC1      |             |            |           |       |       |       |
|         | 01: PV  |            |             |            |           |       |       |       |
|         | 10: PV  |            |             |            |           |       |       |       |
|         | 11: PW  | VM3O       |             |            |           |       |       |       |
| Bit 1~0 |         | PASOO: PA  | ) Pin-Share | d function | selection |       |       |       |
|         | 00: PA  |            |             |            |           |       |       |       |
|         | 01: PV  |            |             |            |           |       |       |       |
|         | 10: SD  |            |             |            |           |       |       |       |
|         | 11: PA  | 0/1N1      |             |            |           |       |       |       |
|         |         |            |             |            |           |       |       |       |

#### PAS0 Register – BS23B16CA

| Bit  | 7 | 6     | 5     | 4     | 3 | 2     | 1     | 0     |
|------|---|-------|-------|-------|---|-------|-------|-------|
| Name | — | PAS06 | PAS05 | PAS04 | — | PAS02 | PAS01 | PAS00 |
| R/W  | — | R/W   | R/W   | R/W   | — | R/W   | R/W   | R/W   |
| POR  | _ | 0     | 0     | 0     | _ | 0     | 0     | 0     |

Bit 7 Unimplemented, read as "0"

| Bit 6~4 | PAS06~PAS04: PA1 Pin-Shared function selection |
|---------|------------------------------------------------|
|         | 000: PA1/INT/TC                                |
|         | 001: PTP                                       |
|         | 010: SCL                                       |
|         | 011: SDA                                       |
|         | 100: PWMO0                                     |
|         | 101~111: PA1/INT/TC                            |
| Bit 3   | Unimplemented, read as "0"                     |
| Bit 2~0 | PAS02~PAS00: PA0 Pin-Shared function selection |
|         | 000: PA0/INT                                   |
|         | 001: SDA                                       |
|         | 010: PWMO0                                     |
|         | 010: P W WOO                                   |
|         | 011: SCL                                       |



# • PAS1 Register – BS23B04CA

|         |         |                                                | -           |            |           |       |       |       |  |  |  |  |
|---------|---------|------------------------------------------------|-------------|------------|-----------|-------|-------|-------|--|--|--|--|
| Bit     | 7       | 6                                              | 5           | 4          | 3         | 2     | 1     | 0     |  |  |  |  |
| Name    | PAS17   | PAS16                                          | PAS15       | PAS14      | PAS13     | PAS12 | PAS11 | PAS10 |  |  |  |  |
| R/W     | R/W     | R/W                                            | R/W         | R/W        | R/W       | R/W   | R/W   | R/W   |  |  |  |  |
| POR     | 0       | 0 0 0 0 0 0 0 0 0                              |             |            |           |       |       |       |  |  |  |  |
| Bit 7~6 | PAS17~I | PAS17~PAS16: PA7 Pin-Shared function selection |             |            |           |       |       |       |  |  |  |  |
|         | 00: PA  | 7/INT/RES                                      |             |            |           |       |       |       |  |  |  |  |
|         | 01: PV  | VM0O                                           |             |            |           |       |       |       |  |  |  |  |
|         | 10: PV  |                                                |             |            |           |       |       |       |  |  |  |  |
|         | 11: SD  | A                                              |             |            |           |       |       |       |  |  |  |  |
| Bit 5~4 | PAS15~l | PAS14: PAG                                     | 6 Pin-Share | d function | selection |       |       |       |  |  |  |  |
|         | 00: PA  | 00: PA6/INT/TC0                                |             |            |           |       |       |       |  |  |  |  |
|         | 01: PV  | VM1O                                           |             |            |           |       |       |       |  |  |  |  |
|         | 10: PV  | VM10B                                          |             |            |           |       |       |       |  |  |  |  |
|         | 11: SC  | ĽL                                             |             |            |           |       |       |       |  |  |  |  |
| Bit 3~2 | PAS13~l | PAS12: PAS                                     | 5 Pin-Share | d function | selection |       |       |       |  |  |  |  |
|         | 00: PA  | .5                                             |             |            |           |       |       |       |  |  |  |  |
|         | 01: KE  | EY1                                            |             |            |           |       |       |       |  |  |  |  |
|         | 10: PA  | .5                                             |             |            |           |       |       |       |  |  |  |  |
|         | 11: PA  | .5                                             |             |            |           |       |       |       |  |  |  |  |
| Bit 1~0 | PAS11~I | PAS10: PA4                                     | 4 Pin-Share | d function | selection |       |       |       |  |  |  |  |
|         | 00: PA  | .4                                             |             |            |           |       |       |       |  |  |  |  |
|         | 01: KE  | EY4                                            |             |            |           |       |       |       |  |  |  |  |
|         | 10: PA  | .4                                             |             |            |           |       |       |       |  |  |  |  |
|         | 11: PA  | 4                                              |             |            |           |       |       |       |  |  |  |  |
|         |         |                                                |             |            |           |       |       |       |  |  |  |  |

# • PAS1 Register – BS23B08CA

| Bit  | 7     | 6     | 5 | 4 | 3 | 2 | 1     | 0     |
|------|-------|-------|---|---|---|---|-------|-------|
| Name | PAS17 | PAS16 | — | — | — | — | PAS11 | PAS10 |
| R/W  | R/W   | R/W   | — | — | — | — | R/W   | R/W   |
| POR  | 0     | 0     | — | — | — | — | 0     | 0     |

Bit 7~6 PAS17~PAS16: PA7 Pin-Shared function selection

- 00: PA7/INT/TC0/RES/VPP
  - 01: PWM3O
  - 10: PWM2OB
  - 11: PA7/INT/TC0/RES/VPP
- Bit 5~2 Unimplemented, read as "0"
- Bit 1~0 PAS11~PAS10: PA4 Pin-Shared function selection
  - 00: PA4/INT/TC2
  - 01: PWM1O
  - 10: PWM0OB
  - 11: SCL

# • PAS1 Register – BS23B16CA

| Bit  | 7 | 6     | 5     | 4     | 3 | 2     | 1     | 0     |
|------|---|-------|-------|-------|---|-------|-------|-------|
| Name | — | PAS16 | PAS15 | PAS14 | — | PAS12 | PAS11 | PAS10 |
| R/W  | — | R/W   | R/W   | R/W   | — | R/W   | R/W   | R/W   |
| POR  |   | 0     | 0     | 0     | _ | 0     | 0     | 0     |

Bit 7 Unimplemented, read as "0"

Bit 6~4 PAS16~PAS14: PA3 Pin-Shared function selection 000: PA3/PTCK

000: 1A5/11 001: SCL



010: PWMO2 011: PWMO1 100: SDA 101: PWM00B 110~111: PA3/PTCK Bit 3 Unimplemented, read as "0" Bit 2~0 **PAS12~PAS10**: PA2 Pin-Shared function selection 000: PA2 001: SCL 010: PTP 011: PWM01 100: SDA 101~111: PA2

# PAS2 Register – BS23B16CA

| Bit  | 7 | 6     | 5     | 4     | 3 | 2     | 1     | 0     |
|------|---|-------|-------|-------|---|-------|-------|-------|
| Name | — | PAS26 | PAS25 | PAS24 | — | PAS22 | PAS21 | PAS20 |
| R/W  | — | R/W   | R/W   | R/W   | — | R/W   | R/W   | R/W   |
| POR  | — | 0     | 0     | 0     | _ | 0     | 0     | 0     |

Bit 7 Unimplemented, read as "0"

Bit 6~4 PAS26~PAS24: PA5 Pin-Shared function selection

- 000: PA5 001: KEY15 010: PWMO1 011: SDA 100: SCL 101~111: PA5
- Bit 3 Unimplemented, read as "0"

Bit 2~0 **PAS22~PAS20**: PA4 Pin-Shared function selection

- 000: PA4/PTPI/INT 001: SDA 010: PWMO1 011: SCL
- 100: PTPB
- 101: PWM0O 110~111: PA4/PTPI/INT

# • PAS3 Register – BS23B16CA

| Bit  | 7 | 6     | 5     | 4     | 3 | 2     | 1     | 0     |
|------|---|-------|-------|-------|---|-------|-------|-------|
| Name | — | PAS36 | PAS35 | PAS34 | — | PAS32 | PAS31 | PAS30 |
| R/W  | — | R/W   | R/W   | R/W   | — | R/W   | R/W   | R/W   |
| POR  | — | 0     | 0     | 0     | _ | 0     | 0     | 0     |

Bit 7 Unimplemented, read as "0"

 Bit 6~4
 PA\$36~PA\$34: PA7 Pin-Shared function selection

 000: PA7/RES/VPP
 001: PTPB

 010: SCL
 011: PWMO0

 100: SDA
 101~111: PA7/RES/VPP

 Bit 3
 Unimplemented, read as "0"



Bit 2~0 PAS32~PAS30: PA6 Pin-Shared function selection

000: PA6 001: KEY16 010: PWMO0 011: SCL 100: SDA 101~111: PA6

# • PBS0 Register – BS23B04CA

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|------|---|---|---|---|---|---|-------|-------|
| Name | — | — | — | — | — | — | PBS01 | PBS00 |
| R/W  | — | — | — | — | — | — | R/W   | R/W   |
| POR  | — | _ | — | — | — | — | 0     | 0     |

Bit 7~2 Unimplemented, read as "0"

Bit 1~0 PBS01~PBS00: PB0 Pin-Shared function selection

- 00: PB0/INT
  - 01: PWM0O
  - 10: PWM10
  - 11: SDA

# PBS0 Register – BS23B08CA/BS23B16CA

| Bit   | 7                          | 6          | 5             | 4            | 3     | 2     | 1     | 0     |
|-------|----------------------------|------------|---------------|--------------|-------|-------|-------|-------|
| Name  | PBS07                      | PBS06      | PBS05         | PBS04        | PBS03 | PBS02 | PBS01 | PBS00 |
| R/W   | R/W                        | R/W        | R/W           | R/W          | R/W   | R/W   | R/W   | R/W   |
| POR   | 0                          | 0          | 0             | 0            | 0     | 0     | 0     | 0     |
| Bit 7 | <b>PBS07</b> : 1<br>0: PB7 |            | ared function | on selection | 1     |       |       |       |
|       | 1: KE                      |            |               |              |       |       |       |       |
| Bit 6 | <b>PBS06</b> : 1           | PB6 Pin-Sh | ared function | on selection | 1     |       |       |       |
|       | 0: PB6                     |            |               |              |       |       |       |       |
|       | 1: KE                      | ¥7         |               |              |       |       |       |       |
| Bit 5 |                            |            | ared function | on selection | 1     |       |       |       |
|       | 0: PB5                     |            |               |              |       |       |       |       |
|       | 1: KE                      |            |               |              |       |       |       |       |
| Bit 4 |                            |            | ared function | on selection | 1     |       |       |       |
|       | 0: PB4<br>1: KE            |            |               |              |       |       |       |       |
| Bit 3 |                            |            | ared function | on selection |       |       |       |       |
| Dit 5 | 0: PB3                     |            | area function | on selection | L     |       |       |       |
|       | 1: KE                      |            |               |              |       |       |       |       |
| Bit 2 | PBS02: 1                   | PB2 Pin-Sh | ared function | on selection | ı     |       |       |       |
|       | 0: PB2                     |            |               |              |       |       |       |       |
|       | 1: KE                      |            |               |              |       |       |       |       |
| Bit 1 |                            |            | ared function | on selection | I     |       |       |       |
|       | 0: PB1                     |            |               |              |       |       |       |       |
| DIA   | 1: KE                      |            | 1.0           | 1            |       |       |       |       |
| Bit 0 | <b>PBS00</b> : 1<br>0: PB0 |            | ared function | on selection | 1     |       |       |       |
|       | 0. PBU                     |            |               |              |       |       |       |       |



# PCS0 Register – BS23B16CA

| Bit                                                                                                                                              | 7                                               | 6                  | 5           | 4           | 3         | 2     | 1     | 0     |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------|-------------|-------------|-----------|-------|-------|-------|--|
| Name                                                                                                                                             | PCS07                                           | PCS06              | PCS05       | PCS04       | PCS03     | PCS02 | PCS01 | PCS00 |  |
| R/W                                                                                                                                              | R/W                                             | R/W                | R/W         | R/W         | R/W       | R/W   | R/W   | R/W   |  |
| POR                                                                                                                                              | 0                                               | 0                  | 0           | 0           | 0         | 0     | 0     | 0     |  |
| 3it 7~6                                                                                                                                          | 00: PC<br>01: KE<br>10: PV                      | 23<br>EY12<br>VMO2 | 3 Pin-Share | ed function | selection |       |       |       |  |
| 11: PC3<br>Bit 5~4 <b>PCS05~PCS04</b> : PC2 Pin-Shared function selection<br>00: PC2<br>01: KEY11<br>10: PWMO1<br>11: PC2                        |                                                 |                    |             |             |           |       |       |       |  |
| 11: PC2         Bit 3~2       PCS03~PCS02: PC1 Pin-Shared function selection         00: PC1         01: KEY10         10: PWMO0         11: PC1 |                                                 |                    |             |             |           |       |       |       |  |
| 3it 1~0                                                                                                                                          | PCS01~1<br>00: PC<br>01: KE<br>10: PT<br>11: PC | 20<br>EY9<br>P     | 0 Pin-Share | ed function | selection |       |       |       |  |
|                                                                                                                                                  |                                                 |                    |             |             |           |       |       |       |  |

|   | Bit  | 7 | 6 | 5 | 4 | 3     | 2     | 1     | 0     |
|---|------|---|---|---|---|-------|-------|-------|-------|
| 1 | Vame | _ | — | — | — | PCS13 | PCS12 | PCS11 | PCS10 |
|   | R/W  | _ | — | — | — | R/W   | R/W   | R/W   | R/W   |
|   | POR  | _ | _ | _ | _ | 0     | 0     | 0     | 0     |

Bit 7~4 Unimplemented, read as "0"

Bit 3~2 PCS13~PCS12: PC5 Pin-Shared function selection

- 00: PC5/INT
- 01: KEY14 10: PWMO2
- 11: PC5/INT

PCS11~PCS10: PC4 Pin-Shared function selection Bit 1~0

- 00: PC4
- 01: KEY13 10: PTP
- 11: PWMO1

# IFS Register – BS23B04CA

| Bit  | 7 | 6 | 5 | 4      | 3      | 2     | 1      | 0      |
|------|---|---|---|--------|--------|-------|--------|--------|
| Name | _ | _ | — | INTPS1 | INTPS0 | SCLPS | SDAPS1 | SDAPS0 |
| R/W  | _ | _ | — | R/W    | R/W    | R/W   | R/W    | R/W    |
| POR  | _ |   | _ | 0      | 0      | 0     | 0      | 0      |

Bit 7~5 Unimplemented, read as "0"

INTPS1~INTPS0: INT input source pin selection Bit 4~3

- 00: PA7
  - 01: PA0



- 10: PA6
- 11: PB0

Bit 2 SCLPS: SCL input source pin selection

- 0: PA0
- 1: PA6

Bit 1~0 SDAPS1~SDAPS0: SDA input source pin selection

- 00: PA2
- 01: PB0
- 10: PA7
- 11: PA2

# • IFS Register – BS23B08CA

| Bit              | 7                                  | 6 | 5          | 4         | 3      | 2      | 1     | 0     |  |  |
|------------------|------------------------------------|---|------------|-----------|--------|--------|-------|-------|--|--|
| Name             | _                                  | _ |            | TC0PS     | INTPS1 | INTPS0 | SCLPS | SDAPS |  |  |
| R/W              | _                                  | _ |            | R/W       | R/W    | R/W    | R/W   | R/W   |  |  |
| POR              | —                                  |   | _          | 0         | 0      | 0      | 0     | 0     |  |  |
| Bit 7~5<br>Bit 4 |                                    |   |            |           |        |        |       |       |  |  |
|                  | 0: Reserved<br>1: PA7              |   |            |           |        |        |       |       |  |  |
|                  | This bit should be kept as "1".    |   |            |           |        |        |       |       |  |  |
| Bit 3~2          | -                                  |   |            |           |        |        |       |       |  |  |
| Bit 1            |                                    |   |            |           |        |        |       |       |  |  |
| Bit 0            | <b>SDAPS</b> :<br>0: PA0<br>1: PA3 |   | source pin | selection |        |        |       |       |  |  |

# IFS Register – BS23B16CA

| ſ | Bit  | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---|------|--------|--------|--------|--------|--------|--------|--------|--------|
|   | Name | INTPS1 | INTPS0 | SCLPS2 | SCLPS1 | SCLPS0 | SDAPS2 | SDAPS1 | SDAPS0 |
|   | R/W  | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
|   | POR  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

0 **.** . Bit 7~ n selection

| Bit 7~6 | INTPS1~INTPS0: INT input source pin selection |
|---------|-----------------------------------------------|
|         | 00: PA1                                       |
|         | 01: PA0                                       |
|         | 10: PA4                                       |
|         | 11: PC5                                       |
| Bit 5~3 | SCLPS2~SCLPS0: SCL input source pin selection |
|         | 000: PA2                                      |
|         | 001: PA0                                      |
|         | 010: PA1                                      |
|         | 011: PA3                                      |
|         | 100: PA4                                      |
|         | 101: PA5                                      |
|         | 110: PA6                                      |
|         | 111: PA7                                      |
|         |                                               |



Bit 2~0 SDAPS2~SDAPS0: SDA input source pin selection

| 000: PA0 |
|----------|
| 001: PA1 |
| 010: PA2 |
| 011: PA3 |
| 100: PA4 |
| 101: PA5 |
| 110: PA6 |
| 111: PA7 |

# I/O Pin Structure

The accompanying diagram illustrates the internal structure of the I/O logic function. As the exact logical construction of the I/O pin will differ from this drawing, it is supplied as a guide only to assist with the functional understanding of the I/O logic function. The wide range of pin-shared structures does not permit all types to be shown.



# **Programming Considerations**

Within the user program, one of the first things to consider is port initialisation. After a reset, all of the I/O data and port control registers will be set high. This means that all I/O pins will default to an input state, the level of which depends on the other connected circuitry and whether pull-high selections have been chosen. If the port control registers are then programmed to set some pins as outputs, these output pins will have an initial high output value unless the associated port data registers are first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct values into the appropriate port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports.

Port A has the additional capability of providing wake-up function. When the device is in the SLEEP or IDLE Mode, various methods are available to wake the device up. One of these is a high to low transition of any of the Port A pins. Single or multiple pins on Port A can be set to have this function.



# 8-bit Timer/Event Counter – BS23B04CA/BS23B08CA/BS23B16CA

The provision of the Timer/Event Counter forms an important part of any microcontroller, giving the designer a means of carrying out time related functions. The devices contain several 8-bit Timer/ Event Counters, each of which is an 8-bit programmable count-up counter and the clock may come from an external or internal clock source. As this timer has four different operating modes, it can be configured to operate as a general timer, an external event counter, a pulse width measurement or a pulse width modulation function.



8-bit Timer/Event Counter

# **Timer/Event Counter Input Clock Source**

The Timer/Event Counter clock source can originate from various sources, an internal clock or an external pin. The internal clock source is used when the timer is in the Timer Mode, Pulse Width Measurement Mode and PWM Mode. For the Timer/Event Counter, this internal clock is sourced from the Time Base prescaler, which is selected by the TnPSC2~TnPSC0 bits in the TMRnC Timer/ Event Control Register.

An external clock source is used when the Timer/Event Counter is in the Event Counter Mode, the clock source is provided on the external TCn pin. Depending upon the condition of the TnEG bit, each high to low or low to high transition on the external timer pin will increase the counter by one.

# Timer/Event Counter Registers

There are several registers related to the Timer/Event Counter. The first is the TMRn register that contains the actual value of the timer and into which an initial value can be preloaded. Writing to the TMRn register will transfer the specified data to the Timer/Event Counter. Reading the TMRn register will read the contents of the Timer/Event Counter. The second is the TMRnC control register, which is used to define the operating mode, control the counting enable or disable and select the active edge. Another two registers control the overall operation of the Pulse Width Modulator, the data register, PWMnDATA and the control register, PWMnC. Note that the PWMnC and TMRnC registers have the same register address, the PWMnDATA and TMRn registers also have the same register address.

| Register |        | Bit    |        |          |          |          |         |        |  |  |  |  |
|----------|--------|--------|--------|----------|----------|----------|---------|--------|--|--|--|--|
| Name     | 7      | 6      | 5      | 4        | 3        | 2        | 1       | 0      |  |  |  |  |
| TMRnC    | TnM1   | TnM0   | _      | TnON     | TnEG     | TnPSC2   | TnPSC1  | TnPSC0 |  |  |  |  |
| PWMnC    | TnM1   | TnM0   | —      | PWMnDIV2 | PWMnDIV1 | PWMnDIV0 | PWMnSEL | PWMnEN |  |  |  |  |
| TMRn     | TMRnD7 | TMRnD6 | TMRnD5 | TMRnD4   | TMRnD3   | TMRnD2   | TMRnD1  | TMRnD0 |  |  |  |  |
| PWMnDATA | PWMnD7 | PWMnD6 | PWMnD5 | PWMnD4   | PWMnD3   | PWMnD2   | PWMnD1  | PWMnD0 |  |  |  |  |

Note: n=0~1 for BS23B04CA; n=0~3 for BS23B08CA; n=0 for BS23B16CA.

Timer/Event Counter Register List



# Timer Register – TMRn

The timer register TMRn is the place where the actual timer value is stored. The value in the timer register increases by one each time an internal clock pulse is received or an external transition occurs on the external timer pin. The timer will count from the initial value loaded by the preload register to the full count of FFH for the 8-bit Timer/Event Counter, at which point the timer overflows and an internal interrupt signal is generated. The timer value will then be loaded with the preload register value and continue counting.

Note that to achieve a maximum full range count of FFH, the preload register must first be cleared. If the Timer/Event Counter is in an off condition and data is written to its preload register, this data will be immediately written into the actual counter. However, if the counter is enabled and counting, any new data written into the preload data register during this period will remain in the preload register and will only be written into the actual counter until an overflow occurs.

TMRn register

| Bit  | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|------|--------|--------|--------|--------|--------|--------|--------|--------|
| Name | TMRnD7 | TMRnD6 | TMRnD5 | TMRnD4 | TMRnD3 | TMRnD2 | TMRnD1 | TMRnD0 |
| R/W  | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| POR  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Bit 7~0 TMRnD7~TMRnD0: Timer preload register byte

#### Timer Control Register – TMRnC

The flexible features of the Holtek microcontroller Timer/Event Counter are implemented by operating in four different modes, the options of which are determined by the contents of control register bits.

The Timer Control Register is known as TMRnC. It is the Timer Control Register together with its corresponding timer register that controls the full operation of the Timer/Event Counter. Before the timer can be used, it is essential that the Timer Control Register is fully programmed with the right data to ensure its correct operation, a process that is normally carried out during program initialisation.

To select which of the four modes the timer is to operate in, namely the PWM Mode, Timer Mode, the Event Counter Mode or the Pulse Width Measurement Mode, the TnM1~TnM0 bits in the Timer Control Register must be set to the required logic levels. The timer-on bit TnON provides the basic on/off control of the respective timer. Setting the bit to high allows the counter to run. Clearing the bit stops the counter. When the internal clock  $f_{PSC}$  is used, it can be selected by properly setting the TnPSC2~TnPSC0 bits. The internal clock selection will have no effect if an external clock source is used. If the timer is in the Event Counter or Pulse Width Measurement Mode, the active transition edge type is selected by the logic level of the TnEG bit in the TMRnC Register.

#### TMRnC Register

| Bit  | 7    | 6    | 5 | 4    | 3    | 2      | 1      | 0      |
|------|------|------|---|------|------|--------|--------|--------|
| Name | TnM1 | TnM0 | — | TnON | TnEG | TnPSC2 | TnPSC1 | TnPSC0 |
| R/W  | R/W  | R/W  | — | R/W  | R/W  | R/W    | R/W    | R/W    |
| POR  | 0    | 0    | — | 0    | 0    | 0      | 0      | 0      |

Bit 7~6 TnM1~TnM0: Timer/Event Counter operating mode selection

- 01: Event Counter Mode
- 10: Timer Mode
- 11: Pulse Width Measurement Mode
- Bit 5 Unimplemented, read as "0"

<sup>00:</sup> PWM Mode



| Bit 4   | <b>TnON</b> : Timer/Event Counter counting enable<br>0: Disable<br>1: Enable |
|---------|------------------------------------------------------------------------------|
|         | Note that this bit is invalid in the PWM Mode.                               |
| Bit 3   | <b>TnEG</b> : Timer/Event Counter active edge selection                      |
|         | Event Counter Mode                                                           |
|         | 0: Count on rising edge                                                      |
|         | 1: Count on falling edge                                                     |
|         | Pulse Width Measurement Mode                                                 |
|         | 0: Start counting on falling edge, stop on rising edge                       |
|         | 1: Start counting on rising edge, stop on falling edge                       |
|         | PWM Mode                                                                     |
|         | Unused                                                                       |
| Bit 2~0 | TnPSC2~TnPSC0: Timer internal clock selection                                |
|         | 000: $f_{PSC}/2^0$                                                           |
|         | 001: $f_{PSC}/2^1$                                                           |
|         | 010: $f_{PSC}/2^2$                                                           |
|         | 011: $f_{PSC}/2^3$                                                           |
|         | 100: $f_{PSC}/2^4$                                                           |
|         | $101: f_{PSC}/2^5$                                                           |
|         | 110: $f_{PSC}/2^6$                                                           |
|         | 111: $f_{PSC}/2^7$                                                           |

# Timer PWM Mode Registers – PWMnC, PWMnDATA

There are two registers which control the overall operation of the Pulse Width Modulator channel. These are the data register, PWMnDATA and a single control register, PWMnC. Note that the PWMnC register is the same register address as TMRnC register. Additionally, the PWMnDATA and TMRn registers also have the same register address.

| Bit     | 7      | 6                                                                                                   | 5                 | 4                  | 3            | 2             | 1          | 0      |  |  |  |  |  |  |
|---------|--------|-----------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------|---------------|------------|--------|--|--|--|--|--|--|
| Name    | TnM1   | TnM0                                                                                                | —                 | PWMnDIV2           | PWMnDIV1     | PWMnDIV0      | PWMnSEL    | PWMnEN |  |  |  |  |  |  |
| R/W     | R/W    | R/W                                                                                                 | —                 | R/W                | R/W          | R/W           | R/W        | R/W    |  |  |  |  |  |  |
| POR     | 0      | 0     0     -     0     0     0     0       TnM1~TnM0: Timer/Event Counter operating mode selection |                   |                    |              |               |            |        |  |  |  |  |  |  |
| Bit 7~6 | TnM    | 1~TnM0                                                                                              | : Timer/E         | Event Counter      | operating mo | ode selection |            |        |  |  |  |  |  |  |
|         | 00     | : PWM N                                                                                             | Iode              |                    |              |               |            |        |  |  |  |  |  |  |
|         | 01     | : Event C                                                                                           | ounter M          | ode                |              |               |            |        |  |  |  |  |  |  |
|         | 10     | : Timer M                                                                                           | Iode              |                    |              |               |            |        |  |  |  |  |  |  |
|         | 11     | : Pulse W                                                                                           | idth Mea          | surement Mo        | de           |               |            |        |  |  |  |  |  |  |
| Bit 5   | Unin   | Unimplemented, read as "0"                                                                          |                   |                    |              |               |            |        |  |  |  |  |  |  |
| Bit 4~2 | PWN    | <b>PWMnDIV2~PWMnDIV0</b> : f <sub>DIV</sub> Frequency selection                                     |                   |                    |              |               |            |        |  |  |  |  |  |  |
|         | 00     | 0: f <sub>DIV</sub> =f <sub>S</sub>                                                                 | YS                |                    |              |               |            |        |  |  |  |  |  |  |
|         | 00     | 1: $f_{DIV}=f_{S'}$                                                                                 | <sub>YS</sub> /2  |                    |              |               |            |        |  |  |  |  |  |  |
|         |        | 0: $f_{DIV}=f_{S'}$                                                                                 |                   |                    |              |               |            |        |  |  |  |  |  |  |
|         |        | 1: $f_{DIV}=f_{SV}$                                                                                 |                   |                    |              |               |            |        |  |  |  |  |  |  |
|         |        | 0: f <sub>DIV</sub> =f <sub>S</sub>                                                                 | 10. 0             |                    |              |               |            |        |  |  |  |  |  |  |
|         |        | 1: f <sub>DIV</sub> =f <sub>S</sub>                                                                 |                   |                    |              |               |            |        |  |  |  |  |  |  |
|         |        | 0: $f_{DIV}=f_{SV}$                                                                                 |                   |                    |              |               |            |        |  |  |  |  |  |  |
|         | 11     | $1: f_{DIV} = f_{SY}$                                                                               | <sub>rs</sub> /64 |                    |              |               |            |        |  |  |  |  |  |  |
|         | If fsy | s>8MHz,                                                                                             | it require        | ed to adjust $f_D$ | w≤8MHz to e  | ensure normal | operation. |        |  |  |  |  |  |  |
| Bit 1   | PWN    | AnSEL: 1                                                                                            | PWMn m            | ode selection      |              |               |            |        |  |  |  |  |  |  |
|         | 0:     | (6+2) bits                                                                                          | s mode            |                    |              |               |            |        |  |  |  |  |  |  |
|         | 1:     | (7+1) bits                                                                                          | s mode            |                    |              |               |            |        |  |  |  |  |  |  |

# PWMnC Register Bit 7



Bit 0

# **PWMnEN**: PWMn enable control

- 0: Disable
- 1: Enable
- Note: 1. When the PWMnEN bit is cleared to zero to disable the PWM function, the internal PWMnO signal will be pulled low. However, the external PWMnO pin status will be floating when the multi-functional pin is selected as a PWMnO output and the PWMnEN bit is cleared to zero.
  - 2. After the PWMnEN bit is set high, the first PWM modulation cycle period and cycle may not match the expected waveform. The PWM output will be normal after the first PWM cycle.
  - 3. The PWMnOB is the inverse output of the PWMnO, which can generate a complementary output.

# PWMnDATA Register

| E  | Bit | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|----|-----|--------|--------|--------|--------|--------|--------|--------|--------|
| Na | ame | PWMnD7 | PWMnD6 | PWMnD5 | PWMnD4 | PWMnD3 | PWMnD2 | PWMnD1 | PWMnD0 |
| R  | r/W | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| P  | OR  | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

Bit 7~0 **PWMnD7~PWMnD0**: PWMn output duty cycle PWMnD bit 7 ~ bit 0

Note that the duty cycle value PWMnD, once being changed, will reflect on the PWMnO output signal immediately. Therefore, a sudden PWM duty change will occur in the current PWM cycle, resulting in undesired waveform, which only lasts a PWM cycle. Starting from the next new PWM cycle, the PWM duty will be in accordance with the new PWMnD value.

# **Timer/Event Counter Operating Modes**

The Timer/Event Counter can operate in one of four operating modes, PWM Mode, Timer Mode, Event Counter Mode or Pulse Width Measurement Mode. The operating mode is selected using the TnM1 and TnM0 bits in the TMRnC register.

# **Timer Mode**

To select this mode, bits TnM1 and TnM0 in the TMRnC register should be set to "10" respectively. In this mode, the Timer/Event Counter can be utilised to measure fixed time intervals, providing an internal interrupt signal each time the Timer/Event Counter overflows.

When operating in this mode the internal clock  $f_{PSC}$  is used as the timer clock. The clock source is from the Time Base prescaler, and is selected by the TnPSC2~TnPSC0 bits in the TMRnC register. The timer-on bit TnON must be set high to enable the timer to run. Each time an internal clock high to low transition occurs, the timer increases by one. When the timer reaches its maximum 8-bit, FF Hex, value and overflows, an interrupt request is generated and thetimer will reload the value already loaded into the preload register and continue counting. It should be noted that in the Timer mode, even if the device is in the IDLE/SLEEP mode, if the selected internal clock is still activated the timer will continue to count.





# Event Counter Mode

To select this mode, bits TnM1 and TnM0 in the TMRnC register should be set to "01" respectively. In this mode, a number of externally changing logic events, occurring on the external timer TCn pin, can be recorded by the Timer/Event Counter.

When operating in this mode, the external timer pin, TCn, is used as the Timer/Event Counter clock source. After the other bits in the Timer Control Register have been properly configured, the enable bit TnON, can be set high to enable the Timer/Event Counter. If the Active Edge Selection bit, TnEG, is low, the Timer/Event Counter will increase each time the TCn pin receives a low to high transition. If the TnEG bit is high, the counter will increase each time the TCn pin receives a high to low transition. When it is full and overflows, an interrupt signal is generated and the Timer/Event Counter will reload the value already loaded into the preload register and continue counting.

As the external timer pin TCn is pin-shared with other pin functions, the TCn pin function must first be selected using relevant pin-shared function selection bits. The pin must also be set as an input by setting the corresponding bit in the port control register. It should be noted that in the Event Counter mode, even if the device is in the IDLE/SLEEP Mode, the Timer/Event Counter will continue to record externally changing logic events on the TCn pin. As a result when the timer overflows it will generate a timer interrupt and corresponding wake-up source.



Event Counter Mode Timing Chart (TnEG=1)

# Pulse Width Measurement Mode

To select this mode, bits TnM1 and TnM0 in the TMRnC register should be set to "11" respectively. In this mode, the Timer/Event Counter can be utilised to measure the width of external pulses applied to the external timer pin.

When operating in this mode the internal clock  $f_{PSC}$  is used as the timer clock. The clock source is from the Time Base prescaler, the division ratio is determined by the TnPSC2~TnPSC0 bits in the TMRnC register. After the other bits in the Timer Control Register have been properly configured, the enable bit TnON, can be set high to enable the Timer/Event Counter, however it will not actually start counting until an active edge is received on the TCn pin.

If the active edge selection bit TnEG is low, once a high to low transition has been received on the TCn pin, the Timer/Event Counter will start counting based on the internal selected clock source until the TCn pin returns to its original high level. At this point the enable bit will be automatically reset to zero and the Timer/Event Counter will stop counting. If the Active Edge Selection bit is high, the Timer/Event Counter will begin counting once a low to high transition has been received on the TCn pin and stop counting when the external timer pin returns to its original low level. As before, the enable bit will then be automatically reset to zero. It is important to note that in the pulse width measurement Mode, the enable bit is automatically reset to zero when the external control signal on the TCn pin returns to its original level, whereas in the event count or timer mode the enable bit can only be reset to zero under application program control.

The residual value in the Timer/Event Counter, which can now be read by the program, therefore represents the length of the pulse received on the TCn pin. As the enable bit has now been reset, any further transitions on the external timer pin will be ignored. The timer cannot begin further pulse width measurement until the enable bit is set high again by the application program. In this way,



single shot pulse measurements can be easily made. It should be noted that in this mode the Timer/ Event Counter is controlled by logical transitions on the external timer pin and not by the logic level. When the Timer/Event Counter is full and overflows, an interrupt signal is generated and the Timer/ Event Counter will reload the value already loaded into the preload register and continue counting.

As the external timer pin TCn is pin-shared with other pin functions, the TCn pin function must first be selected using relevant pin-shared function selection bits. The pin must also be set as an input by setting the corresponding bit in the port control register. It should be noted that in the Pulse Width Capture mode, even if the device is in the IDLE/SLEEP Mode, the Timer/Event Counter will continue to record externally changing logic events on the TCn pin if the internal clock source is still activated and the external signal continues to change state. As a result when the timer overflows it will generate a timer interrupt and corresponding wake-up source.



# **PWM Mode**

To select this mode, bits TnM1 and TnM0 in the PWMnC register should be set to "00" respectively. In this mode, the Timer/Event Counter can be used to make PWM waveform with the clock source coming from the internal selected clock source.

The PWMnC register and PWMnDATA register are assigned to the Pulse Width Modulator channel. The PWM channel has a data register, PWMnDATA, the content of which is an 8-bit data, abbreviated as PWMnD, representing the overall duty cycle of one modulation cycle of the output waveform. To increase the PWM modulation frequency, each modulation cycle is subdivided into two or four individual modulation subsections, known as the (7+1) bits mode or (6+2) bits mode respectively. The PWM counter clock frequency, f<sub>DIV</sub>, comes from f<sub>SYS</sub> or its division. The required mode, clock source selection and the enable/disable control for the PWM channel are selected using the PWMnC register. Note that when using the PWM, it is only necessary to write the required value into the PWMnDATA register and select the required mode, clock source and enable/disable control using the PWMnC register, the subdivision of the waveform into its sub-modulation cycles is implemented automatically within the microcontroller hardware. Note that the PWMnOB pin is the inverse output of the PWMnO, which can generate a complementary output and supplying more power to connected interfaces such as buzzers.

This method of dividing the original modulation cycle into a further 2 or 4 sub-cycles enables the generation of higher PWM frequencies which allow a wider range of applications to be served. The difference between what is known as the PWM cycle frequency and the PWM modulation frequency should be understood. As the PWM clock is  $f_{DIV}$ , and as the PWM value is 8-bits wide, the overall PWM cycle frequency is  $f_{DIV}/256$ . However, when in the (7+1) mode the PWM modulation frequency will be  $f_{DIV}/128$ , while the PWM modulation frequency for the (6+2) mode will be  $f_{DIV}/64$ .





# (6+2) Bits PWM Mode Modulation

A (6+2) bits mode PWM cycle is divided into four modulation cycles, which are named as Modulation cycle  $0 \sim$  Modulation cycle 3. Each modulation cycle has 64 PWM input clock periods. In the (6+2) bits PWM mode, the PWMnD is divided into two groups. Group 1 is denoted by DC which is the value of PWMnD bit 7 ~ bit 2. Group 2 is denoted by AC which is the value of PWMnD bit 1 ~ bit 0. The modulation frequency, modulation cycle duty, PWM cycle frequency and PWM cycle duty of the (6+2) bits mode PWM output signals are summarized in the following table.

| Modulation<br>Frequency | Modulation<br>Cycle i | Modulation Cycle Duty                                                                            |           | PWM Cycle<br>Frequency | PWM Cycle Duty |  |
|-------------------------|-----------------------|--------------------------------------------------------------------------------------------------|-----------|------------------------|----------------|--|
| fpiv/64                 | i=0~3                 | i <ac< td=""><td>(DC+1)/64</td><td>fpiv/256</td><td colspan="2" rowspan="2">PWMnD/256</td></ac<> | (DC+1)/64 | fpiv/256               | PWMnD/256      |  |
| IDIV/04                 | 1-0~3                 | i≥AC                                                                                             | DC/64     | IDIV/200               |                |  |

#### (6+2) Bits PWM Mode Summary

The following diagram illustrates the waveforms associated with the (6+2) bits mode of PWM operation. It is important to note how the single PWM cycle is subdivided into 4 individual modulation cycles, numbered from  $0\sim3$  and how the AC value is related to the PWM value. The waveforms of PWM outputs are as shown below.



(6+2) Bits PWM Mode Modulation Waveform



# (7+1) Bits PWM Mode Modulation

A (7+1) bits mode PWM cycle is divided into two modulation cycles, which is named as Modulation cycle  $0 \sim$  Modulation cycle 1. Each modulation cycle has 128 PWM input clock periods. In the (7+1) bits PWM mode, the PWMnD is divided into two groups. Group 1 is denoted by DC which is the value of PWMnD bit 7 ~ bit 1. Group 2 is denoted by AC which is the value of PWMnD bit 0. The modulation frequency, modulation cycle duty, PWM cycle frequency and PWM cycle duty of the (7+1) bits mode PWM output signals are summarized in the following table.

| Modulation<br>Frequency | Modulation<br>Cycle i | Modulation Cycle Duty                                                                |            | Frequency             |            |  |
|-------------------------|-----------------------|--------------------------------------------------------------------------------------|------------|-----------------------|------------|--|
| f <sub>DIV</sub> /128   | i=0~1                 | i <ac< td=""><td>(DC+1)/128</td><td>f<sub>DIV</sub>/256</td><td>PWMnD/256</td></ac<> | (DC+1)/128 | f <sub>DIV</sub> /256 | PWMnD/256  |  |
| IDIV/ IZO               | 1-0~1                 | i≥AC                                                                                 | DC/128     | IDIV/200              | PWWIND/256 |  |



(7+1) Bits PWM Mode Modulation Waveform



# 8-bit Pulse Width Modulator – BS23B16CA

This device contains an 8-bit pulse width modulator function. The PWM function includes a Mask circuit, which can be combined with an additional PTM timer to form an LED RGB control and brightness control circuit.



# **PWM Registers Description**

Overall operation of the PWM function is controlled using several registers, including a control register. A control register PWMC is used for the PWM enable control and PWM clock source prescaler rate selection. Three PWM data registers PWMD0~PWMD2 are used for the PWM duty settings. A PWM Mask data register PMD is used to control the output level. A PME register exists to control the Mask circuit. A PWMPOL register exists to set the PWM output polarity. A PWMDT register exists to set the dead time.

| Register |       |        |        |        | Bit   |         |         |         |
|----------|-------|--------|--------|--------|-------|---------|---------|---------|
| Name     | 7     | 6      | 5      | 4      | 3     | 2       | 1       | 0       |
| PWMC     | PWMEN | _      |        | _      |       | PWMPSC2 | PWMPSC1 | PWMPSC0 |
| PWMD0    | D7    | D6     | D5     | D4     | D3    | D2      | D1      | D0      |
| PWMD1    | D7    | D6     | D5     | D4     | D3    | D2      | D1      | D0      |
| PWMD2    | D7    | D6     | D5     | D4     | D3    | D2      | D1      | D0      |
| PME      | MIPOL | PMSEL2 | PMSEL1 | PMSEL0 |       | PME2    | PME1    | PME0    |
| PMD      | —     | —      | —      | —      | —     | PMD2    | PMD1    | PMD0    |
| PWMPOL   | _     | _      | _      | —      | _     | P2POL   | P1POL   | P0POL   |
| PWMDT    | _     | _      | P2DT1  | P2DT0  | P1DT1 | P1DT0   | P0DT1   | P0DT0   |

# **PWM Register List**



# PWMC Register

| Bit  | 7     | 6 | 5 | 4 | 3 | 2       | 1       | 0       |
|------|-------|---|---|---|---|---------|---------|---------|
| Name | PWMEN | — | — | — | — | PWMPSC2 | PWMPSC1 | PWMPSC0 |
| R/W  | R/W   | — | _ | — | — | R/W     | R/W     | R/W     |
| POR  | 0     | _ |   | _ | _ | 0       | 0       | 0       |

#### Bit 7 **PWMEN**: PWM enable control

0: Disable

1: Enable

#### Bit 6~3 Unimplemented, read as "0"

# Bit 2~0 **PWMPSC2~PWMPSC0**: PWM clock source prescaler rate $f_{PWM}$ selection

- 000: f<sub>SYS</sub> 001: f<sub>SYS</sub>/2 010: f<sub>SYS</sub>/3
- 010: fsys/3
- 100: f<sub>SYS</sub>/8
- 101: f<sub>SYS</sub>/16
- 110: fsys/16
- 111: f<sub>sys</sub>/16

Note: PWM Period=256/f<sub>PWM</sub>, PWMm Duty=(PWMDm-PmDT[1:0])/f<sub>PWM</sub>.

# PWMD0 Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bitn 7~0 **D7~D0**: PWMD0 duty bit7~bit0

# PWMD1 Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: PWMD1 duty bit7~bit0

# PWMD2 Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: PWMD2 duty bit7~bit0

# PME Register

| Bit  | 7     | 6      | 5      | 4      | 3 | 2    | 1    | 0    |
|------|-------|--------|--------|--------|---|------|------|------|
| Name | MIPOL | PMSEL2 | PMSEL1 | PMSEL0 | _ | PME2 | PME1 | PME0 |
| R/W  | R/W   | R/W    | R/W    | R/W    | _ | R/W  | R/W  | R/W  |
| POR  | 0     | 0      | 0      | 0      | _ | 0    | 0    | 0    |

Bit 7 MIPOL: MASKIN polarity control

- 0: Non-invert
- 1: Invert



| Bit 6~4 | <b>PMSELm</b> : Mask source selection (m=2~0) |
|---------|-----------------------------------------------|
|         | 0: PMEm                                       |
|         | 1: MASKIN                                     |
| Bit 3   | Unimplemented, read as "0"                    |

Bit 2~0 **PMEm**: PWM Mask enable bit (m=2~0)

0: Disabled, PWM generator signal is output to next stage

1: Enabled, PWM generator signal is masked

The PWM generator signal will be masked when this bit is set high. Then the corresponding PWMm channel will output with the mask data PMDm.

# PMD Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2    | 1    | 0    |
|------|---|---|---|---|---|------|------|------|
| Name | — | _ | — | — | — | PMD2 | PMD1 | PMD0 |
| R/W  | — | — | — | — | — | R/W  | R/W  | R/W  |
| POR  | — | — | — | — | — | 0    | 0    | 0    |

Bit 7~3 Unimplemented, read as "0"

Bit 2~0 **PMDm**: PWM Mask data bit (m=2~0)

0: Output logic low

1: Output logic high

When the corresponding mask enable bit PMEm=1, this Mask data bit can control the output.

# PWMPOL Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2     | 1     | 0     |
|------|---|---|---|---|---|-------|-------|-------|
| Name | — | — | — | — | — | P2POL | P1POL | P0POL |
| R/W  | — | — | — | — | — | R/W   | R/W   | R/W   |
| POR  | — | — | — | — | — | 0     | 0     | 0     |

| Bit 7~3 | Unimplemented, | read as "0" |
|---------|----------------|-------------|
|---------|----------------|-------------|

| Bit 2 | P2POL: PWM2 output polarity control |
|-------|-------------------------------------|
|       | 0: Non-invert                       |
|       | 1: Invert                           |
| Bit 1 | P1POL: PWM1 output polarity control |

- 0: Non-invert
- 1: Invert
- Bit 0 **P0POL**: PWM0 output polarity control
  - 0: Non-invert 1: Invert

# PWMDT Register

| Bit  | 7 | 6 | 5     | 4     | 3     | 2     | 1     | 0     |
|------|---|---|-------|-------|-------|-------|-------|-------|
| Name | — | — | P2DT1 | P2DT0 | P1DT1 | P1DT0 | P0DT1 | P0DT0 |
| R/W  | _ | _ | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| POR  | — | — | 0     | 0     | 0     | 0     | 0     | 0     |

Bit 7~6 Unimplemented, read as "0"

Bit 2 **P2DT1~P2DT0**: PWM2 output dead time control

- 00: Disable
  - 01: Dead time: 1×t<sub>PWM</sub>
  - 10: Dead time: 2×t<sub>PWM</sub>
  - 11: Dead time: 3×t<sub>PWM</sub>



 Bit 1
 P1DT1~P1DT0: PWM1 output dead time control

 00: Disable
 01: Dead time:  $1 \times t_{PWM}$  

 10: Dead time:  $2 \times t_{PWM}$  

 11: Dead time:  $3 \times t_{PWM}$  

 Bit 0
 P0DT1~P0DT0: PWM0 output dead time control

 00: Disable

 01: Dead time:  $1 \times t_{PWM}$  

 10: Dead time:  $2 \times t_{PWM}$ 

11: Dead time: 3×t<sub>PWM</sub>

# **PWM Counter Circuit**

This device provides a 3-channel 8-bit PWM circuit that generates PWM signal outputs, namely PWMOm which can linearly adjust the output duty. By setting specific values to the corresponding PWM register (PWMDm, m=0~2), the PWM waveforms with the corresponding duty can be generated. When the 8-bit PWM counter times out, the PWMPINT interrupt signal will be triggered simultaneously. The program can use this interrupt signal to write a new PWMDm value, which will only be valid in the next period. The PWMPCKO period is the same as the output PWM signal period, which is a clock signal with a 50% duty, and provided to external timer for synchronous control.







PWM Duty Update Timing Diagram

# **Mask Circuit**

The Mask circuit sets the corresponding output pin by setting the PME register, to output a PWM signal or fixed level. The fixed level is set by the PMD[2:0].

Mask source selection function: If the PMSELm is set to 1, the external signal will decide whether to output the PWM signal. If the PMSELm is cleared to 0, the PMEm bit will decide whether to output the PWM signal. The Mask source selection function and PWMPCKO function combined with an additional PTM circuit can control the number of the output signal PWM periods, which can be applied to RGB LED brightness control.

The Mask circuit can be combined with an additional PTM timer to form an LED RGB control and brightness control circuit.



LED RGB Control and Brightness Control Circuit





LED RGB Control and Brightness Control Circuit Waveform Timing Diagram

# Timer Modules – TM – BS23B16CA

One of the most fundamental functions in any microcontroller device is the ability to control and measure time. To implement time related functions each device includes a Timer Module, abbreviated to the name TM. The TM is multi-purpose timing units and serves to provide operations such as Timer/Counter, Input Capture, Compare Match Output and Single Pulse Output as well as being the functional unit for the generation of PWM signals. The TM has two individual interrupts. The addition of input and output pins for the TM ensures that users are provided with timing units with a wide and flexible range of features.

The brief features of the Periodic Type TM are described here with more detailed information provided in the individual Periodic Type TM section.

# Introduction

The device contains one Periodic Type TM. The main features of the PTM are summarised in the accompanying table.

| Function                     | PTM            |
|------------------------------|----------------|
| Timer/Counter                | $\checkmark$   |
| Input Capture                | $\checkmark$   |
| Compare Match Output         | $\checkmark$   |
| PWM Output                   | $\checkmark$   |
| Single Pulse Output          | $\checkmark$   |
| PWM Alignment                | Edge           |
| PWM Adjustment Period & Duty | Duty or Period |

**PTM Function Summary** 

# **TM Operation**

The Periodic Type TM offers a diverse range of functions, from simple timing operations to PWM signal generation. The key to understanding how the TM operates is to see it in terms of a free running counter whose value is then compared with the value of pre-programmed internal comparators. When the free running counter has the same value as the pre-programmed comparator, known as a compare match situation, a TM interrupt signal will be generated which can clear the counter and perhaps also change the condition of the TM output pin. The internal TM counter is driven by a user selectable clock source, which can be an internal clock or an external pin.



# TM Clock Source

The clock source which drives the main counter in the TM can originate from various sources. The selection of the required clock source is implemented using the PTCK2 $\sim$ PTCK0 bits in the PTM control register. The clock source can be a ratio of the system clock, f<sub>SYS</sub>, or the internal high clock, f<sub>H</sub>, the f<sub>SUB</sub> clock source or the external PTCK pin. The PTCK pin clock source is used to allow an external signal to drive the TM as an external clock source for event counting.

# **TM Interrupts**

The Periodic type TM has two internal interrupts, one for each of the internal comparator A or comparator P, which generate a TM interrupt when a compare match condition occurs. When a TM interrupt is generated it can be used to clear the counter and also to change the state of the TM output pin.

# **TM External Pins**

The TM has two input pin, with the label PTCK and PTPI. The PTM input pin, PTCK, is essentially a clock source for the PTM and is selected using the PTCK2~PTCK0 bits in the PTMC0 register. This external TM input pin allows an external clock source to drive the internal TM. The PTCK input pin can be chosen to have either a rising or falling active edge.

The Periodic Type TM has another input pin, PTPI, which is the capture input whose active edge can be a rising edge, a falling edge or both rising and falling edges and the active edge transition type is selected using the PTIO1~PTIO0 bits in the PTMC1 register.

The TM has two output pins, PTP and PTPB, the PTPB pin outputs the inverted signal of the PTP. The TM output pins can be selected using the corresponding pin-shared function selection bits described in the Pin-shared Function section. When the TM is in the Compare Match Output Mode, these pins can be controlled by the TM to switch to a high or low level or to toggle when a compare match situation occurs. The external PTP and PTPB output pins are also the pins where the TM generates the PWM output waveform.

As the PTM input and output pins are pin-shared with other functions, the PTM input and output function must first be setup using relevant pin-shared function selection register described in the Pin-shared Function section. The details of the pin-shared function selection are described in the pin-shared function section.

| РТМ        |           |  |  |  |  |  |
|------------|-----------|--|--|--|--|--|
| Input      | Output    |  |  |  |  |  |
| PTCK, PTPI | PTP, PTPB |  |  |  |  |  |





**PTM Function Pin Block Diagram** 



# Programming Considerations

The TM Counter Registers and the Capture/Compare CCRA and CCRP registers, all have a low and high byte structure. The high bytes can be directly accessed, but as the low bytes can only be accessed via an internal 8-bit buffer, reading or writing to these register pairs must be carried out in a specific way. The important point to note is that data transfer to and from the 8-bit buffer and its related low byte only takes place when a write or read operation to its corresponding high byte is executed.

As the CCRA and CCRP registers are implemented in the way shown in the following diagram and accessing these register pairs is carried out in a specific way as described above, it is recommended to use the "MOV" instruction to access the CCRA and CCRP low byte registers, named PTMAL, PTMRPL, PTMBL, using the following access procedures. Accessing the CCRA, CCRP or CCRP low byte registers without following these access procedures will result in unpredictable values.



The following steps show the read and write procedures:

- Writing Data to CCRA or CCRP
  - Step 1. Write data to Low Byte PTMAL, PTMBL or PTMRPL
    - Note that here data is only written to the 8-bit buffer.
  - Step 2. Write data to High Byte PTMAH, PTMBH or PTMRPH
    - Here data is written directly to the high byte registers and simultaneously data is latched from the 8-bit buffer to the Low Byte registers.
- Reading Data from the Counter Registers and CCRA or CCRP
  - Step 1. Read data from the High Byte PTMDH, PTMAH, PTMBH or PTMRPH
    - Here data is read directly from the High Byte registers and simultaneously data is latched from the Low Byte register into the 8-bit buffer.
  - Step 2. Read data from the Low Byte PTMDL, PTMAL, PTMBL or PTMRPL
    - This step reads data from the 8-bit buffer.



# Periodic Type TM – PTM – BS23B16CA

The Periodic Type TM contains five operating modes, which are Compare Match Output, Timer/ Event Counter, Capture Input, Single Pulse Output and PWM Output modes. The Periodic TM can also be controlled with two external input pins and can drive two external output pins.



- Note: 1. The PTM external pins are pin-shared with other functions, so before using the PTM function, ensure that the pin-shared function registers have be set properly to enable the PTM pin function. The PTCK and PTPI pins, if used, must also be set as an input by setting the corresponding bits in the port control register.
  - 2. The PTPB is the inverted signal of the PTP.
  - 3. The  $f_{\text{TM}}$  is sourced from the 8-bit PWM circuit clock output signal PWMPCKO.

# 10-bit Periodic Type TM Block Diagram

# Periodic Type TM Operation

The size of Periodic TM is 10-bit wide and its core is a 10-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP and CCRA comparators are 10-bit wide whose value is compared with all counter bits.

The only way of changing the value of the 10-bit counter using the application program is to clear the counter by changing the PTON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a PTM interrupt signal will also usually be generated. The Periodic Type TM can operate in a number of different operational modes, can be driven by different clock sources including two input pins and can also control two output pins. All operating setup conditions are selected using relevant internal registers.

# Periodic Type TM Register Description

Overall operation of the Periodic TM is controlled using a series of registers. A read only register pair exists to store the internal counter 10-bit value, while two read/write register pairs exist to store the internal 10-bit CCRA and CCRP value. The remaining two registers are control registers which setup the different operating and control modes.

| Register |       | Bit   |       |       |      |       |         |        |  |  |
|----------|-------|-------|-------|-------|------|-------|---------|--------|--|--|
| Name     | 7     | 6     | 5     | 4     | 3    | 2     | 1       | 0      |  |  |
| PTMC0    | PTPAU | PTCK2 | PTCK1 | PTCK0 | PTON | —     | —       | _      |  |  |
| PTMC1    | PTM1  | PTM0  | PTIO1 | PTIO0 | PTOC | PTPOL | PTCAPTS | PTCCLR |  |  |
| PTMDL    | D7    | D6    | D5    | D4    | D3   | D2    | D1      | D0     |  |  |
| PTMDH    | —     | —     | —     | —     | _    | —     | D9      | D8     |  |  |
| PTMAL    | D7    | D6    | D5    | D4    | D3   | D2    | D1      | D0     |  |  |
| PTMAH    | —     | —     | —     | —     | _    | —     | D9      | D8     |  |  |
| PTMRPL   | D7    | D6    | D5    | D4    | D3   | D2    | D1      | D0     |  |  |
| PTMRPH   |       |       |       |       | _    |       | D9      | D8     |  |  |

**10-bit Periodic TM Register List** 

# PTMC0 Register

| Bit  | 7     | 6     | 5     | 4     | 3    | 2 | 1 | 0 |
|------|-------|-------|-------|-------|------|---|---|---|
| Name | PTPAU | PTCK2 | PTCK1 | PTCK0 | PTON | _ | — | _ |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W  | _ | — | _ |
| POR  | 0     | 0     | 0     | 0     | 0    | _ | _ |   |

Bit 7 PTPAU: PTM counter pause control

0: Run

1: Pause

The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the PTM will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again.

Bit 6~4 **PTCK2~PTCK0**: PTM counter clock selection

000: f<sub>sys</sub>/4

- 001: f<sub>sys</sub>
- 010: f<sub>H</sub>/64
- 011:  $f_H/128$
- 100: f<sub>SUB</sub>
- 101: f<sub>TM</sub>
- 110: PTCK rising edge clock
- 111: PTCK falling edge clock

These three bits are used to select the clock source for the PTM. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source  $f_{SYS}$  is the system clock, the  $f_{TM}$  is sourced from the 8-bit PWM circuit clock output signal PWMPCKO, while  $f_H$  and  $f_{SUB}$  are other internal clocks, the details of which can be found in the "Operating Modes and System Clocks" section.

Bit 3

PTON: PTM counter on/off control

This bit controls the overall on/off function of the PTM. Setting the bit high enables the counter to run while clearing the bit disables the PTM. Clearing this bit to zero will stop the counter from counting and turn off the PTM which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again.

If the PTM is in the Compare Match Output Mode or PWM output Mode or Single Pulse Output Mode, then the PTM output pin will be reset to its initial condition, as specified by the PTOC bit, when the PTON bit changes from low to high.

Bit 2~0 Unimplemented, read as "0"

<sup>0:</sup> Off 1: On



# PTMC1 Register

| Bit  | 7    | 6    | 5     | 4     | 3    | 2     | 1       | 0      |
|------|------|------|-------|-------|------|-------|---------|--------|
| Name | PTM1 | PTM0 | PTIO1 | PTIO0 | PTOC | PTPOL | PTCAPTS | PTCCLR |
| R/W  | R/W  | R/W  | R/W   | R/W   | R/W  | R/W   | R/W     | R/W    |
| POR  | 0    | 0    | 0     | 0     | 0    | 0     | 0       | 0      |

# Bit 7~6 **PTM1~PTM0**: PTM operating mode selection

00: Compare Match Output Mode

01: Capture Input Mode

10: PWM Output Mode or Single Pulse Output Mode

11: Timer/Counter Mode

These bits setup the required operating mode for the PTM. To ensure reliable operation the PTM should be switched off before any changes are made to the PTM1 and PTM0 bits. In the Timer/Counter Mode, the PTM output pin state is undefined.

# Bit 5~4 PTIO1~PTIO0: PTM external pin function selection

Compare Match Output Mode

00: No change

- 01: Output low
- 10: Output high
- 11: Toggle output
- PWM Output Mode/Single Pulse Output Mode
  - 00: PWM output inactive state
  - 01: PWM output active state
  - 10: PWM output
  - 11: Single Pulse Output

Capture Iutput Mode

- 00: Input capture at rising edge of PTPI or PTCK
- 01: Input capture at falling edge of PTPI or PTCK
- 10: Input capture at both rising/falling edge of PTPI or PTCK
- 11: Input capture disabled
- Timer/Counter Mode

Unused

These two bits are used to determine how the PTM output pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the PTM is running.

In the Compare Match Output Mode, the PTIO1 and PTIO0 bits determine how the PTM output pin changes state when a compare match occurs from the Comparator A. The PTM output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the PTM output pin should be setup using the PTOC bit in the PTMC1 register. Note that the output level requested by the PTIO1 and PTIO0 bits must be different from the initial value setup using the PTOC bit otherwise no change will occur on the PTM output pin when a compare match occurs. After the PTM output pin changes state, it can be reset to its initial level by changing the level of the PTON bit from low to high.

In the PWM Output Mode, the PTIO1 and PTIO0 bits determine how the PTM output pin changes state when a certain compare match condition occurs. The PTM output function is modified by changing these two bits. It is necessary to change the values of the PTIO1 and PTIO0 bits only after the PTM has been switched off. Unpredictable PWM outputs will occur if the PTIO1 and PTIO0 bits are changed when the PTM is running.



| Bit 3 | PTOC: PTM PTP output control                                                                                                                                  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Compare Match Output Mode                                                                                                                                     |
|       | 0: Initial low                                                                                                                                                |
|       | 1: Initial high                                                                                                                                               |
|       | PWM Output Mode/Single Pulse Output Mode                                                                                                                      |
|       | 0: Active low                                                                                                                                                 |
|       | 1: Active high                                                                                                                                                |
|       | This is the output control bit for the PTM output pin. Its operation depends upon<br>whether PTM is being used in the Compare Match Output Mode or in the PWM |
|       | Output Mode/Single Pulse Output Mode. It has no effect if the PTM is in the Timer/                                                                            |
|       | Counter Mode. In the Compare Match Output Mode it determines the logic level of                                                                               |
|       | the PTM output pin before a compare match occurs. In the PWM Output Mode it                                                                                   |
|       | determines if the PWM signal is active high or active low. In the Single Pulse Output                                                                         |
|       | Mode it determines the logic level of the PTM output pin when the PTON bit changes                                                                            |
| DIA   | from low to high.                                                                                                                                             |
| Bit 2 | PTPOL: PTM PTP output polarity control<br>0: Non-invert                                                                                                       |
|       | 0: Non-Invert<br>1: Invert                                                                                                                                    |
|       | This bit controls the polarity of the PTP output pin. When the bit is set high the PTM                                                                        |
|       | output pin will be inverted and not inverted when the bit is zero. It has no effect if the                                                                    |
|       | PTM is in the Timer/Counter Mode.                                                                                                                             |
| Bit 1 | <b>PTCAPTS:</b> PTM Capture Trigger Source selection                                                                                                          |
|       | 0: From PTPI pin                                                                                                                                              |
|       | 1: From PTCK pin                                                                                                                                              |
| Bit 0 | PTCCLR: PTM counter clear condition selection                                                                                                                 |
|       | 0: Comparator P match                                                                                                                                         |
|       | 1: Comparator A match                                                                                                                                         |
|       | This bit is used to select the method which clears the counter. Remember that the                                                                             |
|       | Periodic TM contains two comparators, Comparator A and Comparator P, either of                                                                                |

Periodic TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the PTCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The PTCCLR bit is not used in the PWM Output, Single Pulse Output or Capture Input Mode.

# PTMDL Register

| Bit  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|------|----|----|----|----|----|----|----|----|
| Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R/W  | R  | R  | R  | R  | R  | R  | R  | R  |
| POR  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

Bit 7~0 **D7~D0**: PTM Counter Low Byte Register bit 7 ~ bit 0 PTM 10-bit Counter bit 7 ~ bit 0

# PTMDH Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1  | 0  |
|------|---|---|---|---|---|---|----|----|
| Name | _ | — | — | — | — | — | D9 | D8 |
| R/W  | _ | — | — | — | — | — | R  | R  |
| POR  |   | _ | _ | _ |   | _ | 0  | 0  |

Bit 7~2 Unimplemented, read as "0"

Bit  $1 \sim 0$  **D9~D8**: PTM Counter High Byte Register bit  $1 \sim bit 0$ 

PTM 10-bit Counter bit 9 ~ bit 8



# PTMAL Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: PTM CCRA Low Byte Register bit  $7 \sim bit 0$ 

PTM 10-bit CCRA bit  $7 \sim bit 0$ 

# PTMAH Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|------|---|---|---|---|---|---|-----|-----|
| Name | — | — | — | — | — | — | D9  | D8  |
| R/W  | — | — | — | — | _ | — | R/W | R/W |
| POR  | — | — | — | — | — | — | 0   | 0   |

Bit 7~2Unimplemented, read as "0"Bit 1~0D9~D8: PTM CCRA High B

**D9~D8**: PTM CCRA High Byte Register bit 1 ~ bit 0 PTM 10-bit CCRA bit 9 ~ bit 8

# PTMRPL Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 D7~D0: PTM CCRP Low Byte Register bit 7 ~ bit 0 PTM 10-bit CCRP bit 7 ~ bit 0

# PTMRPH Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1   | 0   |
|------|---|---|---|---|---|---|-----|-----|
| Name | — | _ | — | _ | — | — | D9  | D8  |
| R/W  | — | — | — | — | — | — | R/W | R/W |
| POR  |   | _ | — | _ | _ | — | 0   | 0   |

Bit 7~2 Unimplemented, read as "0"

Bit 1~0 **D9~D8**: PTM CCRP High Byte Register bit 1 ~ bit 0 PTM 10-bit CCRP bit 9 ~ bit 8



# Periodic Type TM Operation Modes

The Periodic Type TM can operate in one of five operating modes, Compare Match Output Mode, PWM Output Mode, Single Pulse Output Mode, Capture Input Mode or Timer/Counter Mode. The operating mode is selected using the PTM1 and PTM0 bits in the PTMC1 register.

# **Compare Match Output Mode**

To select this mode, bits PTM1 and PTM0 in the PTMC1 register, should be set to "00" respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the PTCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both PTMAF and PTMPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated.

If the PTCCLR bit in the PTMC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the PTMAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when PTCCLR is high no PTMPF interrupt request flag will be generated. In the Compare Match Output Mode, the CCRA cannot cleared to "0".

If the CCRA bits are all zero, the counter will overflow when its reaches its maximum 10-bit, 3FF Hex, value, however here the PTMAF interrupt request flag will not be generated.

As the name of the mode suggests, after a comparison is made, the PTM output pin will change state. The PTM output pin condition however only changes state when a PTMAF interrupt request flag is generated after a compare match occurs from Comparator A. The PTMPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the PTM output pin. The way in which the PTM output pin changes state are determined by the condition of the PTIO1 and PTIO0 bits in the PTMC1 register. The PTM output pin can be selected using the PTIO1 and PTIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the PTM output pin, which is setup after the PTON bit changes from low to high, is setup using the PTOC bit. Note that if the PTIO1 and PTIO0 bits are zero then no pin change will take place.





Compare Match Output Mode – PTCCLR=0

Note: 1. With PTCCLR=0, a Comparator P match will clear the counter.

2. The PTM output pin is controlled only by the PTMAF flag.

3. The output pin is reset to its initial state by a PTON bit rising edge.





Note: 1. With PTCCLR=1, a Comparator A match will clear the counter

- 2. The PTM output pin is controlled only by the PTMAF flag
- 3. The output pin is reset to its initial state by a PTON bit rising edge
- 4. A PTMPF flag is not generated when PTCCLR=1



#### Timer/Counter Mode

To select this mode, bits PTM1 and PTM0 in the PTMC1 register should be set to "11" respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the PTM output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the PTM output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared functions.

#### **PWM Output Mode**

To select this mode, bits PTM1 and PTM0 in the PTMC1 register should be set to "10" respectively. The PWM function within the PTM is useful for applications which require functions such as motor control, heating control, illumination control, etc. By providing a signal of fixed frequency but of varying duty cycle on the PTM output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values.

As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM Output Mode, the PTCCLR bit has no effect on the PWM period. Both of the CCRP and CCRA registers are used to generate the PWM waveform, the CCRP is used to clear the internal counter and thus control the PWM waveform frequency, while the CCRA is used to control the duty cycle. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers.

An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The PTOC bit in the PTMC1 register is used to select the required polarity of the PWM waveform while the two PTIO1 and PTIO0 bits are used to enable the PWM output or to force the PTM output pin to a fixed high or low level. The PTPOL bit is used to reverse the polarity of the PWM output waveform.

#### • 10-bit PWM Output Mode, Edge-aligned Mode

| CCRP   | 1~1023 | 0    |  |  |  |  |  |
|--------|--------|------|--|--|--|--|--|
| Period | 1~1023 | 1024 |  |  |  |  |  |
| Duty   | CCRA   |      |  |  |  |  |  |

If  $f_{SYS}$ =16MHz, PTM clock source select  $f_{SYS}$ /4, CCRP=512 and CCRA=128,

The PTM PWM output frequency= $(f_{SYS}/4)/512=f_{SYS}/2048=7.8125$ kHz, duty=128/512=25%,

If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%.







2. A counter clear sets the PWM Period.

3. The internal PWM function continues running even when PTIO[1:0]=00 or 01.

4. The PTCCLR bit has no influence on PWM operation.



#### Single Pulse Output Mode

To select this mode, bits PTM1 and PTM0 in the PTMC1 register should be set to "10" respectively and also the PTIO1 and PTIO0 bits should be set to "11" respectively. The Single Pulse Output Mode, as the name suggests, will generate a single shot pulse on the PTM output pin.

The trigger for the pulse output leading edge is a low to high transition of the PTON bit, which can be implemented using the application program. However in the Single Pulse Output Mode, the PTON bit can also be made to automatically change from low to high using the external PTCK pin, which will in turn initiate the Single Pulse output. When the PTON bit transitions to a high level, the counter will start running and the pulse leading edge will be generated. The PTON bit should remain high when the pulse is in its active state. The generated pulse trailing edge will be generated when the PTON bit is cleared to zero, which can be implemented using the application program or when a compare match occurs from Comparator A.

However a compare match from Comparator A will also automatically clear the PTON bit and thus generate the Single Pulse output trailing edge. In this way the CCRA value can be used to control the pulse width. A compare match from Comparator A will also generate a PTM interrupt. The counter can only be reset back to zero when the PTON bit changes from low to high when the counter restarts. In the Single Pulse Output Mode CCRP is not used. The PTCCLR is not used in this mode.



Single Pulse Generation





Note: 1. Counter stopped by CCRA.

2. CCRP is not used.

- 3. The pulse triggered by the PTCK pin or by setting the PTON bit high.
- 4. A PTCK pin active edge will automatically set the PTON bit high..
- 5. In the Single Pulse Output Mode, PTIO[1:0] must be set to "11" and cannot be changed.



#### Capture lutput Mode

To select this mode, bits PTM1 and PTM0 in the PTMC1 register should be set to "01" respectively. This mode enables external signals to capture and store the present value of the internal counter and can therefore be used for applications such as pulse width measurements. The external signal is supplied on the PTPI or PTCK pin which is selected using the PTCAPTS bit in the PTMC1 register. The input pin active edge can be either a rising edge, a falling edge or both rising and falling edges; the active edge transition type is selected using the PTIO1 and PTIO0 bits in the PTMC1 register. The counter is started when the PTON bit changes from low to high which is initiated using the application program.

When the required edge transition appears on the PTPI or PTCK pin the present value in the counter will be latched into the CCRA registers and a PTM interrupt generated. Irrespective of what events occur on the PTPI or PTCK pin, the counter will continue to free run until the PTON bit changes from high to low. When a CCRP compare match occurs the counter will reset back to zero; in this way the CCRP value can be used to control the maximum counter value. When a CCRP compare match occurs from Comparator P, a PTM interrupt will also be generated. Counting the number of overflow interrupt signals from the CCRP can be a useful method in measuring long pulse widths. The PTIO1 and PTIO0 bits can select the active trigger edge on the PTPI or PTCK pin to be a rising edge, falling edge or both edge types. If the PTIO1 and PTIO0 bits are both set high, then no capture operation will take place irrespective of what happens on the PTPI or PTCK pin, however it must be noted that the counter will continue to run.

There are some considerations that should be noted. If PTCK is used as the capture input source, then it cannot be selected as the PTM clock source. If the captured pulse width is less than 2 timer clock periods, it may be ignored by hardware. After the counter value is latched to the CCRA registers by an active capture edge, the PTMAF flag will be set high after 0.5 timer clock period. The delay time from the active capture edge received to the action of latching counter value to CCRA registers is less than 1.5 timer clock periods.

The PTCCLR, PTOC and PTPOL bits are not used in this mode.





## Capture Input Mode

Note: 1. PTM[1:0]=01 and active edge set by the PTIO[1:0] bits.

- 2. A PTM Capture input pin active edge transfers the counter value to CCRA.
- 3. PTCCLR bit not used.
- 4. No output function PTOC and PTPOL bits are not used.
- 5. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to zero.
- 6. The capture input mode cannot be used if the selected PTM counter clock is not available.



# Touch Key Function – BS23A02CA/BS23B04CA/BS23B08CA

Each device provides multiple touch key functions. The touch key function is fully integrated and requires no external components, allowing touch key functions to be implemented by the simple manipulation of internal registers.

## **Touch Key Structure**

The touch keys are pin-shared with the I/O pins, with the desired function chosen via the corresponding selection register bits. Keys are organised into several groups, with each group known as a module and having a module number, M0 to Mn. Each module is a fully independent set of four Touch Keys and each Touch Key has its own oscillator. Each module contains its own control logic circuits and register set. Examination of the register names will reveal the module number it is referring to.

| Device    | Total Key Number | Touch Key I          | lodule | Touch Key | Shared I/O Pin |
|-----------|------------------|----------------------|--------|-----------|----------------|
| BS23A02CA | 2                | Mn (n=0)             | M0     | KEY1~KEY2 | PA0~PA1        |
| BS23B04CA | 4                | Mn (n=0)             | M0     | KEY1~KEY4 | PA1, PA3~PA5   |
| READERICA | 0                | $M_{\rm P}$ (p=0, 1) | M0     | KEY1~KEY4 | PB0~PB3        |
| BS23B08CA | 0                | Mn (n=0~1)           | M1     | KEY5~KEY8 | PB4~PB7        |

**Touch Key Structure** 

## Touch Key Register Definition

Each touch key module, which contains four touch key functions, has its own suite registers. The following table shows the register set for each touch key module. The Mn within the register name refers to the Touch Key module number. The series of devices has up to two Touch Key Modules dependent upon the selected device.

| Register Name | Description                                                        |
|---------------|--------------------------------------------------------------------|
| TKTMR         | Touch key time slot 8-bit counter preload register                 |
| TKC0          | Touch key function Control register 0                              |
| TKC1          | Touch key function Control register 1                              |
| TK16DL        | Touch key function 16-bit counter low byte                         |
| TK16DH        | Touch key function 16-bit counter high byte                        |
| TKMn16DL      | Touch key module n 16-bit C/F counter low byte                     |
| TKMn16DH      | Touch key module n 16-bit C/F counter high byte                    |
| TKMnROL       | Touch key module n reference oscillator capacitor select low byte  |
| TKMnROH       | Touch key module n reference oscillator capacitor select high byte |
| TKMnC0        | Touch key module n Control register 0                              |
| TKMnC1        | Touch key module n Control register 1                              |

Touch Key Function Register Definition (n=0~1)

| Register |        |             |        | В        | it     |        |        |        |
|----------|--------|-------------|--------|----------|--------|--------|--------|--------|
| Name     | 7      | 6           | 5      | 4        | 3      | 2      | 1      | 0      |
| TKTMR    | D7     | D6          | D5     | D4       | D3     | D2     | D1     | D0     |
| TKC0     | _      | TKRCOV      | TKST   | TKCFOV   | TK16OV |        | TK16S1 | TK16S0 |
| TKC1     | _      | _           |        | _        | _      |        | TKFS1  | TKFS0  |
| TK16DL   | D7     | D6          | D5     | D4       | D3     | D2     | D1     | D0     |
| TK16DH   | D15    | D14         | D13    | D12      | D11    | D10    | D9     | D8     |
| TKM0C0   | M0MXS1 | M0MXS0      | M0DFEN | —        | M0SOFC | M0SOF2 | M0SOF1 | M0SOF0 |
| TKM0C1   | MOTSS  | MOTSS — MOF |        | M0KOEN — |        |        | M0K2EN | M0K1EN |
| TKM016DL | D7     | D7 D6 D5    |        | D4       | D3     | D2     | D1     | D0     |



| Register |     | Bit |     |     |     |     |    |    |  |  |  |  |  |  |
|----------|-----|-----|-----|-----|-----|-----|----|----|--|--|--|--|--|--|
| Name     | 7   | 6   | 5   | 4   | 3   | 2   | 1  | 0  |  |  |  |  |  |  |
| TKM016DH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |  |  |  |  |  |  |
| TKM0ROL  | D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 |  |  |  |  |  |  |
| TKM0ROH  | —   | _   | _   | _   | _   | _   | D9 | D8 |  |  |  |  |  |  |

| Register |        |               |        | В        | it     |        |        |        |
|----------|--------|---------------|--------|----------|--------|--------|--------|--------|
| Name     | 7      | 6             | 5      | 4        | 3      | 2      | 1      | 0      |
| TKTMR    | D7     | 7 D6 D5 D4 D3 |        | D2       | D1     | D0     |        |        |
| TKC0     | —      | TKRCOV        | TKST   | TKCFOV   | TK16OV | —      | TK16S1 | TK16S0 |
| TKC1     | —      | —             | —      | —        | —      | —      | TKFS1  | TKFS0  |
| TK16DL   | D7     | D6            | D5     | D5 D4 D3 |        | D2     | D1     | D0     |
| TK16DH   | D15    | D14           | D13    | D12      | D11    | D10    | D9     | D8     |
| TKM0C0   | M0MXS1 | M0MXS0        | M0DFEN | —        | M0SOFC | M0SOF2 | M0SOF1 | M0SOF0 |
| TKM0C1   | M0TSS  | —             | M0ROEN | M0KOEN   | M0K4EN | M0K3EN | M0K2EN | M0K1EN |
| TKM016DL | D7     | D6            | D5     | D4       | D3     | D2     | D1     | D0     |
| TKM016DH | D15    | D14           | D13    | D12      | D11    | D10    | D9     | D8     |
| TKM0ROL  | D7     | D6            | D5     | D4       | D3     | D2     | D1     | D0     |
| TKM0ROH  |        |               |        | _        |        |        | D9     | D8     |

Touch Key Function Register List – BS23A02CA

#### Touch Key Function Register List – BS23B04CA

| Register |        |        |        | Bi     | it     |        |        |        |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|
| Name     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| TKTMR    | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
| ТКС0     | —      | TKRCOV | TKST   | TKCFOV | TK16OV | TSCS   | TK16S1 | TK16S0 |
| TKC1     | _      | _      | _      | _      | _      | _      | TKFS1  | TKFS0  |
| TK16DL   | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
| TK16DH   | D15    | D14    | D13    | D12    | D11    | D10    | D9     | D8     |
| TKM0C0   | M0MXS1 | M0MXS0 | M0DFEN | _      | M0SOFC | M0SOF2 | M0SOF1 | M0SOF0 |
| TKM0C1   | MOTSS  | _      | M0ROEN | M0KOEN | M0K4EN | M0K3EN | M0K2EN | M0K1EN |
| TKM016DL | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
| TKM016DH | D15    | D14    | D13    | D12    | D11    | D10    | D9     | D8     |
| TKM0ROL  | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
| TKM0ROH  | _      | _      |        | _      | _      | _      | D9     | D8     |
| TKM1C0   | M1MXS1 | M1MXS0 | M1DFEN | _      | M1SOFC | M1SOF2 | M1SOF1 | M1SOF0 |
| TKM1C1   | M1TSS  | _      | M1ROEN | M1KOEN | M1K4EN | M1K3EN | M1K2EN | M1K1EN |
| TKM116DL | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
| TKM116DH | D15    | D14    | D13    | D12    | D11    | D10    | D9     | D8     |
| TKM1ROL  | D7     | D6     | D5     | D4     | D3     | D2     | D1     | D0     |
| TKM1ROH  | —      | —      | —      | —      |        |        | D9     | D8     |

Touch Key Function Register List – BS23B08CA



#### TKTMR Register

| Bit  | 7   | 6     | 6 5 4 3 |     | 3   | 2   | 1   | 0   |
|------|-----|-------|---------|-----|-----|-----|-----|-----|
| Name | D7  | D6 D5 |         | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W   | R/W     | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0     | 0 0     |     | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: Touch key time slot 8-bit counter preload register

Time slot counter overflow time=(256-TKTMR[7:0]) $\times$ 32 t<sub>TSC</sub>, where t<sub>TSC</sub> is the time slot counter clock period.

#### TKC0 Register

Bit 6

| Bit  | 7 | 6 5 4  |             | 3      | 2      | 1    | 0      |        |
|------|---|--------|-------------|--------|--------|------|--------|--------|
| Name | — | TKRCOV | TKST        | TKCFOV | TK16OV | TSCS | TK16S1 | TK16S0 |
| R/W  | _ | R/W    | R/W R/W R/W |        | R/W    | R/W  | R/W    | R      |
| POR  | — | 0      | 0           | 0      | 0      | 0    | 0      | 0      |

Bit 7 Unimplemented, read as "0"

TKRCOV: Touch key time slot counter overflow flag

0: No overflow occurs

1: Overflow occurs

This bit can be accessed by application program. When this bit is set by touch key time slot counter overflow, the corresponding touch key interrupt request flag will be set. However, if this bit is set by application program, the touch key interrupt request flag will not be affected. Therefore, this bit cannot be set by application program but must be cleared to 0 by application program.

If the module 0 or all module time slot counter, selected by the TSCS bit, overflows, the TKRCOV bit and the Touch Key Interrupt request flag, TKMF, will be set and all module key oscillators and reference oscillators will automatically stop. The touch key module 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter will be automatically switched off.

Bit 5 **TKST**: Touch key detection Start control

0: Stopped or no operation

 $0 \rightarrow 1$ : Start detection

In all modules the touch key module 16-bit C/F counter, touch key function 16-bit counter and 5-bit time slot unit period counter will automatically be cleared when this bit is cleared to zero. However, the 8-bit programmable time slot counter will not be cleared. When this bit is changed from low to high, the touch key module 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter will be switched on together with the key and reference oscillators to drive the corresponding counters.

#### Bit 4 TKCFOV: Touch key module 16-bit C/F counter overflow flag

- 0: No overflow occurs
- 1: Overflow occurs

This bit is set high by the touch key module 16-bit C/F counter overflow and must be cleared to 0 by application programs.

Bit 3 TK16OV: Touch key function 16-bit counter overflow flag

- 0: No overflow occurs
  - 1: Overflow occurs

This bit is set high by the touch key function 16-bit counter overflow and must be cleared to 0 by application programs.

#### Bit 2 **TSCS**: Touch key time slot counter select

0: Each touch key module uses its own time slot counter

1: All touch key modules use Module 0 time slot counter

Note: For the BS23A02CA and BS23B04CA devices, this bit is unimplemented, read as "0".



Bit 1~0 TK16S1~TK16S0: Touch key function 16-bit counter clock source select

- 10: f<sub>sys</sub>/4
- 11: f<sub>sys</sub>/8

## TKC1 Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|------|---|---|---|---|---|---|-------|-------|
| Name | — | — | — | — | — | — | TKFS1 | TKFS0 |
| R/W  | _ | — | — | — | — | — | R/W   | R/W   |
| POR  | — | — | — | — | — | — | 1     | 1     |

Bit 7~2 Unimplemented, read as "0"

Bit 1~0 **TKFS1~TKFS0**: Touch Key oscillator and Reference oscillator frequency select 00: 1MHz 01: 3MHz

- 10: 7MHz
- 11: 11MHz

#### • TK16DH/TK16DL – Touch Key Function 16-bit Counter Register Pair

| Register |     | TK16DH |     |     |     |     |    |    |    |    |    | TK1 | 6DL |    |    |    |
|----------|-----|--------|-----|-----|-----|-----|----|----|----|----|----|-----|-----|----|----|----|
| Bit      | 7   | 6      | 5   | 4   | 3   | 2   | 1  | 0  | 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
| Name     | D15 | D14    | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4  | D3  | D2 | D1 | D0 |
| R/W      | R   | R      | R   | R   | R   | R   | R  | R  | R  | R  | R  | R   | R   | R  | R  | R  |
| POR      | 0   | 0      | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  |

This register pair is used to store the touch key function 16-bit counter value. This 16-bit counter can be used to calibrate the reference or key oscillator frequency. When the touch key time slot counter overflows, this 16-bit counter will be stopped and the counter content will be unchanged. This register pair will be cleared to zero when the TKST bit is set low.

#### • TKMn16DH/TKMn16DL – Touch Key Module n 16-bit C/F Counter Register Pair

| Register |     | TKMn16DH |     |     |     |     |    |    |    |    |    | TKMr | 16DL |    |    |    |
|----------|-----|----------|-----|-----|-----|-----|----|----|----|----|----|------|------|----|----|----|
| Bit      | 7   | 6        | 5   | 4   | 3   | 2   | 1  | 0  | 7  | 6  | 5  | 4    | 3    | 2  | 1  | 0  |
| Name     | D15 | D14      | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4   | D3   | D2 | D1 | D0 |
| R/W      | R   | R        | R   | R   | R   | R   | R  | R  | R  | R  | R  | R    | R    | R  | R  | R  |
| POR      | 0   | 0        | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0    | 0    | 0  | 0  | 0  |

This register pair is used to store the touch key module n 16-bit C/F counter value. This 16-bit C/F counter will be stopped and the counter content will be kept unchanged when the touch key time slot counter overflows. This register pair will be cleared to zero when the TKST bit is set low.

# • TKMnROH/TKMnROL – Touch Key Module n Reference Oscillator Capacitor Select Register Pair

| Register | TKMnROH |   |   |   |   |   | TKMnROL |     |     |     |     |     |     |     |     |     |
|----------|---------|---|---|---|---|---|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| Bit      | 7       | 6 | 5 | 4 | 3 | 2 | 1       | 0   | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Name     | —       | — | _ | — | — |   | D9      | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W      | —       | — | _ | — | — |   | R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR      | —       | _ |   | — | — |   | 0       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

This register pair is used to store the touch key module n reference oscillator capacitor value.

The reference oscillator internal capacitor value=(TKMnRO[9:0]×50pF)/1024

<sup>00:</sup> fsys 01: fsys/2



## TKMnC0 Register

| Bit  | 7      | 6      | 5      | 4 | 3      | 2      | 1      | 0      |
|------|--------|--------|--------|---|--------|--------|--------|--------|
| Name | MnMXS1 | MnMXS0 | MnDFEN | — | MnSOFC | MnSOF2 | MnSOF1 | MnSOF0 |
| R/W  | R/W    | R/W    | R/W    | — | R/W    | R/W    | R/W    | R/W    |
| POR  | 0      | 0      | 0      | _ | 0      | 0      | 0      | 0      |

#### Bit 7~6 MnMXS1~MnMXS0: Multiplexer Key Select

| Bit        | Tou          | ch Key Module Nun | nber         |
|------------|--------------|-------------------|--------------|
| MnMXS[1:0] | MO           | MO                | M1           |
| 00         | KEY1         | KEY1              | KEY5         |
| 01         | KEY2         | KEY2              | KEY6         |
| 10         | reserved     | KEY3              | KEY7         |
| 11         | reserved     | KEY4              | KEY8         |
| BS23A02CA  | $\checkmark$ | —                 | —            |
| BS23B04CA  |              | $\checkmark$      | —            |
| BS23B08CA  | —            | $\checkmark$      | $\checkmark$ |

#### Bit 5 MnDFEN: Touch key module n multi-frequency control

- 0: Disable
- 1: Enable

This bit is used to control the touch key oscillator frequency doubling function. When this bit is set to 1, the key oscillator frequency will be doubled.

#### Bit 4 Unimplemented, read as "0"

Bit 3 MnSOFC: Touch key module n C-to-F oscillator frequency hopping function control select

0: Controlled by the MnSOF2~MnSOF0

1: Controlled by hardware circuit

This bit is used to select the touch key oscillator frequency hopping function control method. When this bit is set to 1, the key oscillator frequency hopping function is controlled by the hardware circuit regardless of the MnSOF2~MnSOF0 bits value.

Bit 2~0

#### MnSOF2~MnSOF0: Touch key module n Reference and Key oscillators hopping frequency select (MnSOFC=0)

- 000: 1.020MHz 001: 1.040MHz
- 010: 1.059MHz
- 011: 1.074MHz
- 100: 1.085MHz
- 101: 1.099MHz
- 110: 1.111MHz
- 111: 1.125MHz

These bits are used to select the touch key oscillator frequency for the hopping function. Note that these bits are only available when the MnSOFC bit is cleared to 0. The frequency mentioned here will be changed when the external or internal capacitor is with different values. If the touch key operates at 1MHz frequency, users can adjust the frequency in scale when any other frequency is selected.



## TKMnC1 Register

| Bit                     | 7                                          | 6                                               | 5                          | 4             | 3                                  | 2           | 1      | 0      |  |  |  |  |  |
|-------------------------|--------------------------------------------|-------------------------------------------------|----------------------------|---------------|------------------------------------|-------------|--------|--------|--|--|--|--|--|
| Name                    | MnTSS                                      | _                                               | MnROEN                     | MnKOEN        | MnK4EN                             | –<br>MnK3EN | MnK2EN | MnK1EN |  |  |  |  |  |
| R/W                     | R/W                                        |                                                 | R/W                        | R/W           | R/W                                | R/W         | R/W    | R/W    |  |  |  |  |  |
| POR                     | 0                                          |                                                 | 0                          | 0             | 0                                  | 0           | 0      | 0      |  |  |  |  |  |
| Bit 7<br>Bit 6<br>Bit 5 | 0: Tou<br>1: f <sub>sys</sub> /<br>Unimple | ch key mod<br>/4<br>mented, rea<br>N: Touch k   | lule n refere<br>nd as "0" | ence oscilla  | unter clock<br>tor<br>e oscillator |             |        |        |  |  |  |  |  |
| Bit 4                   | 1: Ena<br>MnKOE<br>0: Disa<br>1: Ena       | N: Touch k<br>able                              | aey module                 | n Key osci    | llator enabl                       | e control   |        |        |  |  |  |  |  |
| Bit 3                   |                                            |                                                 | ey module                  | n Key 4 en    | able control                       |             |        |        |  |  |  |  |  |
|                         | Mn                                         | K4EN                                            |                            |               | ule n – Mn                         |             |        |        |  |  |  |  |  |
|                         | 0: Disab                                   | le                                              | <b>MO</b>                  | D or other fu | M1                                 |             |        |        |  |  |  |  |  |
|                         | 1: Enabl                                   |                                                 | KEY                        | -             | KEY8                               |             |        |        |  |  |  |  |  |
|                         | BS23A0                                     |                                                 |                            | -             |                                    |             |        |        |  |  |  |  |  |
|                         | BS23A0                                     |                                                 |                            |               |                                    |             |        |        |  |  |  |  |  |
|                         | BS23B0<br>BS23B0                           |                                                 | √                          |               |                                    |             |        |        |  |  |  |  |  |
| Bit 2                   |                                            | MnK3EN: Touch key module n Key 3 enable control |                            |               |                                    |             |        |        |  |  |  |  |  |
|                         |                                            |                                                 | Touc                       | h Key Mod     | ule n – Mn                         |             |        |        |  |  |  |  |  |
|                         | Mn                                         | K3EN                                            | M0 M1                      |               |                                    |             |        |        |  |  |  |  |  |
|                         | 0: Disab                                   | le                                              | I/C                        | ) or other fi | unctions                           |             |        |        |  |  |  |  |  |
|                         | 1: Enabl                                   | е                                               | KEY                        | 3             | KEY7                               |             |        |        |  |  |  |  |  |
|                         | BS23A0                                     | 2CA                                             | _                          |               | _                                  |             |        |        |  |  |  |  |  |
|                         | BS23B0                                     |                                                 |                            |               | _                                  |             |        |        |  |  |  |  |  |
|                         | BS23B0                                     | 8CA                                             |                            |               |                                    |             |        |        |  |  |  |  |  |
| Bit 1                   | MnK2E                                      | N: Touch k                                      | ey module i                | n Key 2 en    | able control                       |             |        |        |  |  |  |  |  |
|                         | Mn                                         | K2EN                                            | Touc                       | h Key Mod     | ule n – Mn                         |             |        |        |  |  |  |  |  |
|                         |                                            |                                                 | M0                         |               | M1                                 |             |        |        |  |  |  |  |  |
|                         | 0: Disab                                   | le                                              | I/C                        | O or other f  | unctions                           |             |        |        |  |  |  |  |  |
|                         | 1: Enabl                                   | е                                               | KEY                        | 2             | KEY6                               |             |        |        |  |  |  |  |  |
|                         | BS23A0                                     | 2CA                                             | $\checkmark$               |               | —                                  |             |        |        |  |  |  |  |  |
|                         | BS23B0                                     | 4CA                                             | $\checkmark$               |               | _                                  |             |        |        |  |  |  |  |  |
|                         | BS23B0                                     | 8CA                                             |                            |               |                                    |             |        |        |  |  |  |  |  |
| Bit 0                   | MnK1E                                      | N: Touch k                                      | ey module                  | n Key 1 en    | able control                       |             |        |        |  |  |  |  |  |
|                         | Mn                                         | K1EN                                            |                            |               | ule n – Mn                         |             |        |        |  |  |  |  |  |
|                         |                                            |                                                 | MO                         |               | M1                                 |             |        |        |  |  |  |  |  |
|                         | 0: Disab                                   | le                                              | I/C                        | O or other f  | unctions                           |             |        |        |  |  |  |  |  |
|                         |                                            |                                                 |                            |               |                                    | 1           |        |        |  |  |  |  |  |

| MnK1EN     | Touch Key M            | odule n – Mn |  |  |  |
|------------|------------------------|--------------|--|--|--|
| MIIKTEN    | MO                     | M1           |  |  |  |
| 0: Disable | I/O or other functions |              |  |  |  |
| 1: Enable  | KEY1                   | KEY5         |  |  |  |
| BS23A02CA  | $\checkmark$           | —            |  |  |  |
| BS23B04CA  | $\checkmark$           | —            |  |  |  |
| BS23B08CA  | $\checkmark$           | $\checkmark$ |  |  |  |



## **Touch Key Operation**

When a finger touches or is in proximity to a touch pad, the capacitance of the pad will increase. By using this capacitance variation to change slightly the frequency of the internal sense oscillator, touch actions can be sensed by measuring these frequency changes. Using an internal programmable divider the reference clock is used to generate a fixed time period. By counting a number of generated clock cycles from the sense oscillator during this fixed time period touch key actions can be determined.



Touch Key Scan Mode Timing Diagram

Each touch key module contains four touch key inputs which are shared with logical I/O pins, and the desired function is selected using register bits. Each touch key has its own independent sense oscillator. Therefore, there are four sense oscillators within each touch key module.

During this reference clock fixed interval, the number of clock cycles generated by the sense oscillator is measured, and it is this value that is used to determine if a touch action has been made or not. At the end of the fixed reference clock time interval a Touch Key interrupt signal will be generated.

Using the TSCS bit in the TKC0 register can select the module 0 time slot counter as the time slot counter for all modules. All modules use the same started signal, TKST, in the TKC0 register. The touch key module 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter in all modules will be automatically cleared when the TKST bit is cleared to zero, but the 8-bit programmable time slot counter will not be cleared. The overflow time is setup by user. When the TKST bit changes from low to high, the 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot timer counter will be automatically switched on.

The key oscillator and reference oscillator in all modules will be automatically stopped and the 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot timer counter will be automatically switched off when the time slot counter overflows. The clock source for the time slot counter is sourced from the reference oscillator or  $f_{SYS}/4$  which is selected using the MnTSS bit in the TKMnC1 register. The reference oscillator and key oscillator will be enabled by setting the MnROEN bit and MnKOEN bits in the TKMnC1 register.

When the time slot counter in all the touch key modules or in the touch key module 0 overflows, an actual touch key interrupt will take place. The touch keys mentioned here are the keys which are enabled.

Each touch key module consists of four touch keys, KEY1~KEY4 are contained in module 0, KEY5~KEY8 are contained in module 1, etc. Each touch key module has an identical structure.



#### **Touch Key Interrupt**

The touch key only has single interrupt, when the time slot counter in all the touch key modules or in the touch key module 0 overflows, an actual touch key interrupt will take place. The touch keys mentioned here are the keys which are enabled. The 16-bit C/F counter, 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter in all modules will be automatically cleared. More details regarding the touch key interrupt is located in the interrupt section of the datasheet.

#### **Programming Considerations**

After the relevant registers are setup, the touch key detection process is initiated by changing the TKST bit from low to high. This will enable and synchronise all relevant oscillators. The TKRCOV flag which is the time slot counter flag will go high when the counter overflows. When this happens an interrupt signal will be generated. As the TKRCOV flag will not be automatically cleared, it has to be cleared by the application program.

The TKCFOV flag which is the 16-bit C/F counter overflow flag will go high when any of the Touch Key Module 16-bit C/F counter overflows. As this flag will not be automatically cleared, it has to be cleared by the application program.

The TK16OV flag which is the 16-bit counter overflow flag will go high when the 16-bit counter overflows. As this flag will not be automatically cleared, it has to be cleared by the application program.

When the external touch key size and layout are defined, their related capacitances will then determine the sensor oscillator frequency.

## Touch Key Function – BS23B16CA

The device provides multiple touch key functions. The touch key function is fully integrated and requires no external components, allowing touch key functions to be implemented by the simple manipulation of internal registers.

#### **Touch Key Structure**

The touch keys are pin-shared with the I/O pins, with the desired function chosen via the corresponding selection register bits. Keys are organised into several groups, with each group known as a module and having a module number, M0 to M1. Each module is a fully independent set of eight Touch Keys and each Touch Key has its own oscillator. Each module contains its own control logic circuits and register set. Examination of the register names will reveal the module number it is referring to.

| Device    | Total Key Number | Touch Key Module |    | Touch Key  | Shared I/O Pin   |
|-----------|------------------|------------------|----|------------|------------------|
| BS23B16CA | 16               | Mn               | M0 | KEY1~KEY8  | PB0~PB7          |
| 6323610CA | 10               | (n=0~1)          | M1 | KEY9~KEY16 | PC0~PC5, PA5~PA6 |

#### **Touch Key Structure**

#### **Touch Key Register Definition**

Each touch key module, which contains eight touch key functions, has its own suite registers. The following table shows the register set for each touch key module. The Mn within the register name refers to the Touch Key module number. The device has two Touch Key Modules.



| Register Name | Description                                                        |
|---------------|--------------------------------------------------------------------|
| TKTMR         | Touch key time slot 8-bit counter preload register                 |
| TKC0          | Touch key function Control register 0                              |
| TKC1          | Touch key function Control register 1                              |
| TK16DL        | Touch key function 16-bit counter low byte                         |
| TK16DH        | Touch key function 16-bit counter high byte                        |
| TKMn16DL      | Touch key module n 16-bit C/F counter low byte                     |
| TKMn16DH      | Touch key module n 16-bit C/F counter high byte                    |
| TKMnROL       | Touch key module n reference oscillator capacitor select low byte  |
| TKMnROH       | Touch key module n reference oscillator capacitor select high byte |
| TKMnC0        | Touch key module n Control register 0                              |
| TKMnC1        | Touch key module n Control register 1                              |
| TKMnC2        | Touch key module n Control register 2                              |

Touch Key Function Register Definition (n=0~1)

| Register |        |        |        | В       | it     |        |        |        |
|----------|--------|--------|--------|---------|--------|--------|--------|--------|
| Name     | 7      | 6      | 5      | 4       | 3      | 2      | 1      | 0      |
| TKTMR    | D7     | D6     | D5     | D4      | D3     | D2     | D1     | D0     |
| ТКС0     | —      | TKRCOV | TKST   | TKCFOV  | TK16OV | TSCS   | TK16S1 | TK16S0 |
| TKC1     | _      | —      | _      | _       | —      | —      | TKFS1  | TKFS0  |
| TK16DL   | D7     | D6     | D5     | D4      | D3     | D2     | D1     | D0     |
| TK16DH   | D15    | D14    | D13    | D12     | D11    | D10    | D9     | D8     |
| TKM0C0   | _      | —      | M0DFEN | MOFILEN | M0SOFC | M0SOF2 | M0SOF1 | M0SOF0 |
| TKM0C1   | MOTSS  | —      | M0ROEN | M0KOEN  | M0K4EN | M0K3EN | M0K2EN | M0K1EN |
| TKM0C2   | M0MXS2 | M0MXS1 | M0MXS0 | _       | M0K8EN | M0K7EN | M0K6EN | M0K5EN |
| TKM016DL | D7     | D6     | D5     | D4      | D3     | D2     | D1     | D0     |
| TKM016DH | D15    | D14    | D13    | D12     | D11    | D10    | D9     | D8     |
| TKM0ROL  | D7     | D6     | D5     | D4      | D3     | D2     | D1     | D0     |
| TKM0ROH  | —      | —      | _      | _       | —      | —      | D9     | D8     |
| TKM1C0   | _      | —      | M1DFEN | M1FILEN | M1SOFC | M1SOF2 | M1SOF1 | M1SOF0 |
| TKM1C1   | M1TSS  | —      | M1ROEN | M1KOEN  | M1K4EN | M1K3EN | M1K2EN | M1K1EN |
| TKM1C2   | M1MXS2 | M1MXS1 | M1MXS0 | _       | M1K8EN | M1K7EN | M1K6EN | M1K5EN |
| TKM116DL | D7     | D6     | D5     | D4      | D3     | D2     | D1     | D0     |
| TKM116DH | D15    | D14    | D13    | D12     | D11    | D10    | D9     | D8     |
| TKM1ROL  | D7     | D6     | D5     | D4      | D3     | D2     | D1     | D0     |
| TKM1ROH  | _      | _      | _      | _       | _      | _      | D9     | D8     |

#### Touch Key Function Register List

#### TKTMR Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

Bit 7~0 **D7~D0**: Touch key time slot 8-bit counter preload register

Time slot counter overflow time=(256 - TKTMR[7:0])×32  $t_{TSC}$ , where  $t_{TSC}$  is the time slot counter clock period.



#### TKC0 Register

| Bit  | 7 | 6      | 5    | 4      | 3      | 2    | 1      | 0      |
|------|---|--------|------|--------|--------|------|--------|--------|
| Name | — | TKRCOV | TKST | TKCFOV | TK16OV | TSCS | TK16S1 | TK16S0 |
| R/W  | — | R/W    | R/W  | R/W    | R/W    | R/W  | R/W    | R      |
| POR  | _ | 0      | 0    | 0      | 0      | 0    | 0      | 0      |

Bit 7 Unimplemented, read as "0"

| Bit 6 TKRCOV: Touch key time slot counter overflow flag |
|---------------------------------------------------------|
|---------------------------------------------------------|

0: No overflow occurs

1: Overflow occurs

This bit can be accessed by application program. When this bit is set by touch key time slot counter overflow, the corresponding touch key interrupt request flag will be set. However, if this bit is set by application program, the touch key interrupt request flag will not be affected. Therefore, this bit cannot be set by application program but must be cleared to 0 by application program.

If the module 0 or all module time slot counter, selected by the TSCS bit, overflows, the TKRCOV bit and the Touch Key Interrupt request flag, TKMF, will be set and all module key oscillators and reference oscillators will automatically stop. The touch key module 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter will be automatically switched off.

- Bit 5 **TKST**: Touch key detection Start control
  - 0: Stopped or no operation
    - $0 \rightarrow 1$ : Start detection

In all modules the touch key module 16-bit C/F counter, touch key function 16-bit counter and 5-bit time slot unit period counter will automatically be cleared when this bit is cleared to zero. However, the 8-bit programmable time slot counter will not be cleared. When this bit is changed from low to high, the touch key module 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter will be switched on together with the key and reference oscillators to drive the corresponding counters.

- Bit 4 **TKCFOV**: Touch key module 16-bit C/F counter overflow flag
  - 0: No overflow occurs
  - 1: Overflow occurs

This bit is set high by the touch key module 16-bit C/F counter overflow and must be cleared to 0 by application programs.

- Bit 3 TK16OV: Touch key function 16-bit counter overflow flag
  - 0: No overflow occurs
  - 1: Overflow occurs

This bit is set high by the touch key function 16-bit counter overflow and must be cleared to 0 by application programs.

Bit 2 TSCS: Touch key time slot counter select

0: Each touch key module uses its own time slot counter

1: All touch key modules use Module 0 time slot counter

- Bit 1~0 TK16S1~TK16S0: Touch key function 16-bit counter clock source select
  - 00: f<sub>sys</sub>
  - 01:  $f_{SYS}/2$
  - 10:  $f_{\text{SYS}}/4$
  - 11: f<sub>sys</sub>/8



## TKC1 Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|------|---|---|---|---|---|---|-------|-------|
| Name | _ | _ | _ | _ | _ | — | TKFS1 | TKFS0 |
| R/W  | — | — | — | — | — | — | R/W   | R/W   |
| POR  | — | _ | _ | _ | _ | — | 1     | 1     |

Bit 7~2 Unimplemented, read as "0"

Bit 1~0 **TKFS1~TKFS0**: Touch Key oscillator and Reference oscillator frequency select 00: 1MHz

| $01 \cdot$ | 3MHz    |
|------------|---------|
| 01.        | JIVIIIZ |

- 10: 7MHz
- 11: 11MHz

## • TK16DH/TK16DL – Touch Key Function 16-bit Counter Register Pair

| Register | TK16DH |     |     |     |     |     |    | TK16DL |    |    |    |    |    |    |    |    |
|----------|--------|-----|-----|-----|-----|-----|----|--------|----|----|----|----|----|----|----|----|
| Bit      | 7      | 6   | 5   | 4   | 3   | 2   | 1  | 0      | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Name     | D15    | D14 | D13 | D12 | D11 | D10 | D9 | D8     | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R/W      | R      | R   | R   | R   | R   | R   | R  | R      | R  | R  | R  | R  | R  | R  | R  | R  |
| POR      | 0      | 0   | 0   | 0   | 0   | 0   | 0  | 0      | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

This register pair is used to store the touch key function 16-bit counter value. This 16-bit counter can be used to calibrate the reference or key oscillator frequency. When the touch key time slot counter overflows, this 16-bit counter will be stopped and the counter content will be unchanged. This register pair will be cleared to zero when the TKST bit is set low.

## • TKMn16DH/TKMn16DL – Touch Key Module n 16-bit C/F Counter Register Pair

| Register | TKMn16DH |     |     |     |     |     |    | TKMn16DL |    |    |    |    |    |    |    |    |
|----------|----------|-----|-----|-----|-----|-----|----|----------|----|----|----|----|----|----|----|----|
| Bit      | 7        | 6   | 5   | 4   | 3   | 2   | 1  | 0        | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Name     | D15      | D14 | D13 | D12 | D11 | D10 | D9 | D8       | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| R/W      | R        | R   | R   | R   | R   | R   | R  | R        | R  | R  | R  | R  | R  | R  | R  | R  |
| POR      | 0        | 0   | 0   | 0   | 0   | 0   | 0  | 0        | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

This register pair is used to store the touch key module n 16-bit C/F counter value. This 16-bit C/F counter will be stopped and the counter content will be kept unchanged when the touch key time slot counter overflows. This register pair will be cleared to zero when the TKST bit is set low.

# • TKMnROH/TKMnROL – Touch Key Module n Reference Oscillator Capacitor Select Register Pair

| Register | TKMnROH |   |   |   |   |   |     | TKMnROL |     |     |     |     |     |     |     |     |
|----------|---------|---|---|---|---|---|-----|---------|-----|-----|-----|-----|-----|-----|-----|-----|
| Bit      | 7       | 6 | 5 | 4 | 3 | 2 | 1   | 0       | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Name     | —       | — |   | — | _ | _ | D9  | D8      | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W      | —       | — | _ | — | _ | _ | R/W | R/W     | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR      | —       | — | — | — | — |   | 0   | 0       | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |

This register pair is used to store the touch key module n reference oscillator capacitor value.

The reference oscillator internal capacitor value=(TKMnRO[9:0] $\times$ 50pF)/1024



## TKMnC0 Register

| Bit     | 7                                                                                                                                                                                                                                                              | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5                            | 4                          | 3                        | 2                        | 1                             | 0                          |  |  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|--------------------------|--------------------------|-------------------------------|----------------------------|--|--|
| Name    |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MnDFEN                       | MnFILEN                    | MnSOFC                   | MnSOF2                   | MnSOF1                        | MnSOF0                     |  |  |
| R/W     |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W                          | R/W                        | R/W                      | R/W                      | R/W                           | R/W                        |  |  |
| POR     |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                            | 0                          | 0                        | 0                        | 0                             | 0                          |  |  |
| Bit 7~6 | Unimple                                                                                                                                                                                                                                                        | mented, rea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ad as "0"                    |                            |                          |                          |                               |                            |  |  |
| Bit 5   | MnDFE                                                                                                                                                                                                                                                          | N: Touch k                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ey module                    | n multi-free               | quency cont              | rol                      |                               |                            |  |  |
|         | 0: Disa<br>1: Ena                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              |                            |                          |                          |                               |                            |  |  |
|         | This bit i                                                                                                                                                                                                                                                     | is used to c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | control the t                | ouch key o                 | scillator fre            | equency do               | ubling func                   | tion. Whe                  |  |  |
|         |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ne key oscil                 | -                          | -                        |                          |                               |                            |  |  |
| Bit 4   | MnFILEN: Touch key module n filter function control<br>0: Disable<br>1: Enable                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              |                            |                          |                          |                               |                            |  |  |
| Bit 3   | MnSOFC: Touch key module n C-to-F oscillator frequency hopping function control<br>select<br>0: Controlled by the MnSOF2~MnSOF0<br>1: Controlled by hardware circuit<br>This bit is used to select the touch key oscillator frequency hopping function control |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | bit is set t<br>rdware circ  |                            |                          |                          |                               |                            |  |  |
| Bit 2~0 |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0: Touch ke                  | y module r                 | Reference                | and Key of               | scillators ho                 | opping                     |  |  |
|         | frequenc                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                | .020MHz<br>.040MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                | .059MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                | 074MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                | .085MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                | .099MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                | 111MHz<br>125MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                              |                            |                          |                          |                               |                            |  |  |
|         |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | d to select                  | the touch                  | key oscill               | ator frequ               | ency for th                   | ne honnin                  |  |  |
|         | function.<br>The frequ                                                                                                                                                                                                                                         | Note that the the second secon | these bits ar<br>tioned here | e only avai<br>will be cha | lable when<br>inged when | the MnSOl<br>the externa | FC bit is cle<br>al or intern | eared to 0.<br>al capacito |  |  |
|         |                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ues. If the t<br>le when an  |                            |                          |                          | uency, users                  | s can adjus                |  |  |

## TKMnC1 Register

| (r                                                                                                                                            |                                                                        |                 |           |        |        |        |        |        |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------|-----------|--------|--------|--------|--------|--------|--|
| Bit                                                                                                                                           | 7                                                                      | 6               | 5         | 4      | 3      | 2      | 1      | 0      |  |
| Name                                                                                                                                          | MnTSS                                                                  | _               | MnROEN    | MnKOEN | MnK4EN | MnK3EN | MnK2EN | MnK1EN |  |
| R/W                                                                                                                                           | R/W                                                                    | _               | R/W       | R/W    | R/W    | R/W    | R/W    | R/W    |  |
| POR                                                                                                                                           | 0                                                                      | 0 — 0 0 0 0 0 0 |           |        |        |        |        |        |  |
| Bit 7 MnTSS: Touch key module n time slot counter clock source select<br>0: Touch key module n reference oscillator<br>1: f <sub>SYS</sub> /4 |                                                                        |                 |           |        |        |        |        |        |  |
| Bit 6                                                                                                                                         | Unimple                                                                | mented, rea     | nd as "0" |        |        |        |        |        |  |
| Bit 5                                                                                                                                         |                                                                        |                 |           |        |        |        |        |        |  |
| Bit 4                                                                                                                                         | MnKOEN: Touch key module n Key oscillator enable control<br>0: Disable |                 |           |        |        |        |        |        |  |

1: Enable



| Bit 3 | <b>MnK4EN</b> : Touch key module n Key 4 enable control |
|-------|---------------------------------------------------------|
| DIUD  | internet in touch hey module if hey i chuble control    |

| MnK4IO     | Touch Key Module n – Mn |       |  |  |  |  |  |
|------------|-------------------------|-------|--|--|--|--|--|
| WITK4IO    | MO                      | M1    |  |  |  |  |  |
| 0: Disable | I/O or other functions  |       |  |  |  |  |  |
| 1: Enable  | KEY4                    | KEY12 |  |  |  |  |  |

Bit 2 MnK3EN: Touch key module n Key 3 enable control

| MnK4lO     | Touch Key Module n – Mn |       |  |  |  |  |  |
|------------|-------------------------|-------|--|--|--|--|--|
| WITK4IO    | MO                      | M1    |  |  |  |  |  |
| 0: Disable | I/O or other functions  |       |  |  |  |  |  |
| 1: Enable  | KEY3                    | KEY11 |  |  |  |  |  |

Bit 1

| MnK2EN. | Touch key | z module n | Key 2 | enable control |
|---------|-----------|------------|-------|----------------|
|         |           |            |       |                |

| MnK4IO     | Touch Key Module n – Mn |       |  |  |  |  |  |
|------------|-------------------------|-------|--|--|--|--|--|
| WIIIK4IO   | MO                      | M1    |  |  |  |  |  |
| 0: Disable | I/O or other functions  |       |  |  |  |  |  |
| 1: Enable  | KEY2                    | KEY10 |  |  |  |  |  |

Bit 0

MnK1EN: Touch key module n Key 1 enable control

| MnK4IO     | Touch Key Module n – Mn |      |  |  |  |  |
|------------|-------------------------|------|--|--|--|--|
| WITK4IO    | MO                      | M1   |  |  |  |  |
| 0: Disable | I/O or other functions  |      |  |  |  |  |
| 1: Enable  | KEY1                    | KEY9 |  |  |  |  |

#### TKMnC2 Register

| Bit  | 7      | 6      | 5      | 4 | 3      | 2      | 1      | 0      |
|------|--------|--------|--------|---|--------|--------|--------|--------|
| Name | MnMXS2 | MnMXS1 | MnMXS0 | — | MnK8EN | MnK7EN | MnK6EN | MnK5EN |
| R/W  | R/W    | R/W    | R/W    | — | R/W    | R/W    | R/W    | R/W    |
| POR  | 0      | 0      | 0      | _ | 0      | 0      | 0      | 0      |

Bit 7~5 MnMXS2~ MnMXS0: Multiplexer Key Select

| Bit        | Touch Key Mo | odule Number |  |
|------------|--------------|--------------|--|
| MnMXS[2:0] | MO           | M1           |  |
| 000        | KEY1         | KEY9         |  |
| 001        | KEY2         | KEY10        |  |
| 010        | KEY3         | KEY11        |  |
| 011        | KEY4         | KEY12        |  |
| 100        | KEY5         | KEY13        |  |
| 101        | KEY6         | KEY14        |  |
| 110        | KEY7         | KEY15        |  |
| 111        | KEY8         | KEY16        |  |

Bit 4

Unimplemented, read as "0"

Bit 3

MnK8EN: Touch key module n Key 8 enable control

| MnK4IO     | Touch Key Module n – Mn |       |  |  |  |  |
|------------|-------------------------|-------|--|--|--|--|
| WITK4IO    | MO                      | M1    |  |  |  |  |
| 0: Disable | I/O or other functions  |       |  |  |  |  |
| 1: Enable  | KEY8                    | KEY16 |  |  |  |  |



|                                                       | 5          | 5                       |              |  |  |  |  |
|-------------------------------------------------------|------------|-------------------------|--------------|--|--|--|--|
|                                                       | MnK4IO     | Touch Key M             | odule n – Mn |  |  |  |  |
|                                                       | WITK4IO    | MO                      | M1           |  |  |  |  |
|                                                       | 0: Disable | I/O or othe             | r functions  |  |  |  |  |
|                                                       | 1: Enable  | KEY7                    | KEY15        |  |  |  |  |
| Bit 1 MnK6EN: Touch key module n Key 6 enable control |            |                         |              |  |  |  |  |
|                                                       | MnK4IO     | Touch Key Module n – Mn |              |  |  |  |  |
|                                                       | WITIK4IO   | MO                      | M1           |  |  |  |  |
|                                                       | 0: Disable | I/O or othe             | r functions  |  |  |  |  |
|                                                       | 1: Enable  | KEY6                    | KEY14        |  |  |  |  |
| Bit 0 MnK5EN: Touch key module n Key 5 enable control |            |                         |              |  |  |  |  |
|                                                       | Makalo     | Touch Key Module n – Mn |              |  |  |  |  |
|                                                       | MnK4IO     | MO                      | M1           |  |  |  |  |

#### Bit 2 MnK7EN: Touch key module n Key 7 enable control

0: Disable

1: Enable

#### **Touch Key Operation**

When a finger touches or is in proximity to a touch pad, the capacitance of the pad will increase. By using this capacitance variation to change slightly the frequency of the internal sense oscillator, touch actions can be sensed by measuring these frequency changes. Using an internal programmable divider the reference clock is used to generate a fixed time period. By counting a number of generated clock cycles from the sense oscillator during this fixed time period touch key actions can be determined.

KEY5

I/O or other functions

KEY13



#### Touch Key Scan Mode Timing Diagram

Each touch key module contains eight touch key inputs which are shared with logical I/O pins, and the desired function is selected using register bits. Each touch key has its own independent sense oscillator. Therefore, there are eight sense oscillators within each touch key module.

During this reference clock fixed interval, the number of clock cycles generated by the sense oscillator is measured, and it is this value that is used to determine if a touch action has been made



or not. At the end of the fixed reference clock time interval a Touch Key interrupt signal will be generated.

Using the TSCS bit in the TKC0 register can select the module 0 time slot counter as the time slot counter for all modules. All modules use the same started signal, TKST, in the TKC0 register. The touch key module 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter in all modules will be automatically cleared when the TKST bit is cleared to zero, but the 8-bit programmable time slot counter will not be cleared. The overflow time is setup by user. When the TKST bit changes from low to high, the 16-bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot time rounter will be automatically switched on.

The key oscillator and reference oscillator in all modules will be automatically stopped and the 16bit C/F counter, touch key function 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot timer counter will be automatically switched off when the time slot counter overflows. The clock source for the time slot counter is sourced from the reference oscillator or  $f_{SYS}/4$  which is selected using the MnTSS bit in the TKMnC1 register. The reference oscillator and key oscillator will be enabled by setting the MnROEN bit and MnKOEN bits in the TKMnC1 register.

When the time slot counter in all the touch key modules or in the touch key module 0 overflows, an actual touch key interrupt will take place. The touch keys mentioned here are the keys which are enabled.

Each touch key module consists of eight touch keys, KEY1 ~ KEY8 are contained in module 0, KEY9 ~ KEY16 are contained in module 1, etc. Each touch key module has an identical structure.

#### **Touch Key Interrupt**

The touch key only has single interrupt, when the time slot counter in all the touch key modules or in the touch key module 0 overflows, an actual touch key interrupt will take place. The touch keys mentioned here are the keys which are enabled. The 16-bit C/F counter, 16-bit counter, 5-bit time slot unit period counter and 8-bit time slot counter in all modules will be automatically cleared. More details regarding the touch key interrupt is located in the interrupt section of the datasheet.

#### **Programming Considerations**

After the relevant registers are setup, the touch key detection process is initiated by changing the TKST bit from low to high. This will enable and synchronise all relevant oscillators. The TKRCOV flag which is the time slot counter flag will go high when the counter overflows. When this happens an interrupt signal will be generated. As the TKRCOV flag will not be automatically cleared, it has to be cleared by the application program.

The TKCFOV flag which is the 16-bit C/F counter overflow flag will go high when any of the Touch Key Module 16-bit C/F counter overflows. As this flag will not be automatically cleared, it has to be cleared by the application program.

The TK16OV flag which is the 16-bit counter overflow flag will go high when the 16-bit counter overflows. As this flag will not be automatically cleared, it has to be cleared by the application program.

When the external touch key size and layout are defined, their related capacitances will then determine the sensor oscillator frequency.



## I<sup>2</sup>C Interface – BS23B04CA/BS23B08CA/BS23B16CA

The I<sup>2</sup>C interface is used to communicate with external peripheral devices such as sensors, EEPROM memory etc. Originally developed by Philips, it is a two-line low speed serial interface for synchronous serial data transfer. The advantage of only two lines for communication, relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications.



I<sup>2</sup>C Master Slave Bus Connection

## I<sup>2</sup>C Interface Operation

The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA, and serial clock line, SCL. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus.

When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data. However, it is the master device that has overall control of the bus. For this device, which only operate in slave mode, there are two methods of transferring data on the I<sup>2</sup>C bus, the slave transmit mode and the slave receive mode. The pull-high control function pin-shared with SCL/SDA pin is still applicable even if the I<sup>2</sup>C device is activated and the related internal pull-high function could be controlled by its corresponding pull-high control register. It is suggested that the device should not enter the IDLE/SLEEP mode during the I<sup>2</sup>C communication.







I<sup>2</sup>C Interface Operation

The IICDEB1 and IICDEB0 bits determine the debounce time of the I<sup>2</sup>C interface. This uses the internal clock to in effect add a debounce time to the external clock to reduce the possibility of glitches on the clock line causing erroneous operation. The debounce time, if selected, can be chosen to be either 2 or 4 system clocks. To achieve the required I<sup>2</sup>C data transfer speed, there exists a relationship between the system clock,  $f_{SYS}$ , and the I<sup>2</sup>C debounce time. For either the I<sup>2</sup>C Standard or Fast mode operation, users must take care of the selected system clock frequency and the configured debounce time to match the criterion shown in the following table.

| I <sup>2</sup> C Debounce Time Selection | I <sup>2</sup> C Standard Mode (100kHz) | I <sup>2</sup> C Fast Mode (400kHz) |  |  |
|------------------------------------------|-----------------------------------------|-------------------------------------|--|--|
| No Debounce                              | f <sub>SYS</sub> > 2MHz                 | f <sub>SYS</sub> > 4MHz             |  |  |
| 2 system clock debounce                  | f <sub>sys</sub> > 4MHz                 | f <sub>SYS</sub> > 8MHz             |  |  |
| 4 system clock debounce                  | f <sub>SYS</sub> > 4MHz                 | f <sub>sys</sub> > 8MHz             |  |  |

I<sup>2</sup>C Minimum f<sub>SYS</sub> Frequency Requirements

## I<sup>2</sup>C Registers

There are three control registers associated with the I<sup>2</sup>C bus, IICC0, IICC1 and IICTOC, one address register IICA and one data register, IICD.

| Register |         | Bit    |         |         |         |         |         |         |  |  |  |  |
|----------|---------|--------|---------|---------|---------|---------|---------|---------|--|--|--|--|
| Name     | 7       | 6      | 5       | 4       | 3       | 2       | 1       | 0       |  |  |  |  |
| IICC0    | —       | —      | —       | _       | IICDEB1 | IICDEB0 | IICEN   | _       |  |  |  |  |
| IICC1    | HCF     | HAAS   | HBB     | HTX     | TXAK    | SRW     | IAMWU   | RXAK    |  |  |  |  |
| IICD     | D7      | D6     | D5      | D4      | D3      | D2      | D1      | D0      |  |  |  |  |
| IICA     | IICA6   | IICA5  | IICA4   | IICA3   | IICA2   | IICA1   | IICA0   | —       |  |  |  |  |
| IICTOC   | IICTOEN | IICTOF | IICTOS5 | IICTOS4 | IICTOS3 | IICTOS2 | IICTOS1 | IICTOS0 |  |  |  |  |

I<sup>2</sup>C Register List

## I<sup>2</sup>C Data Register

The IICD register is used to store the data being transmitted and received. Before the device writes data to the I<sup>2</sup>C bus, the actual data to be transmitted must be placed in the IICD register. After the data is received from the I<sup>2</sup>C bus, the device can read it from the IICD register. Any transmission or reception of data from the I<sup>2</sup>C bus must be made via the IICD register.



#### IICD Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | х   | х   | х   | х   | х   | х   | х   | х   |

"x": unknown

Bit 7~0 **D7~D0**: I<sup>2</sup>C data register bit 7 ~ bit 0

#### I<sup>2</sup>C Address Register

The IICA register is the location where the 7-bit slave address of the slave device is stored. Bits  $7\sim1$  of the IICA register define the device slave address. Bit 0 is not defined. When a master device, which is connected to the I<sup>2</sup>C bus, sends out an address, which matches the slave address in the IICA register, the slave device will be selected.

#### IICA Register

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0 |
|------|-------|-------|-------|-------|-------|-------|-------|---|
| Name | IICA6 | IICA5 | IICA4 | IICA3 | IICA2 | IICA1 | IICA0 | — |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | _ |
| POR  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | _ |

Bit 7~1

1 **IICA6~IICA0**: I<sup>2</sup>C slave address

IICA6~IICA0 is the I<sup>2</sup>C slave address bit  $6 \sim bit 0$ .

Bit 0 Unimplemented, read as "0"

#### I<sup>2</sup>C Control Registers

There are three control registers for the I<sup>2</sup>C interface, IICC0, IICC1 and IICTOC. The IICC0 register is used to control the enable/disable function and select the debounce time. The IICC1 register contains the relevant flags which are used to indicate the I<sup>2</sup>C communication status. Another register, IICTOC, is used to control the I<sup>2</sup>C time-out function and is described in the corresponding section.

#### IICC0 Register

| Bit  | 7 | 6 | 5 | 4 | 3       | 2       | 1     | 0 |
|------|---|---|---|---|---------|---------|-------|---|
| Name | — | — | — | — | IICDEB1 | IICDEB0 | IICEN | — |
| R/W  | — | — | — | — | R/W     | R/W     | R/W   | _ |
| POR  | _ |   | _ | — | 0       | 0       | 0     | _ |

Bit 7~4 Unimplemented, read as "0"

Bit 3~2 **IICDEB1~IICDEB0**: I<sup>2</sup>C debounce time selection

00: No debounce

01: 2 system clock debounce

1x: 4 system clock debounce

Note that the I<sup>2</sup>C debounce circuit will operate normally if the system clock,  $f_{SYS}$ , is derived from the  $f_H$  clock or the IAMWU bit is equal to 0. Otherwise, the debounce circuit will have no effect and be bypassed.

#### Bit 1 **IICEN**: I<sup>2</sup>C enable control

0: Disable

1: Enable

The bit is the overall on/off control for the I<sup>2</sup>C interface. When the IICEN bit is cleared to zero to disable the I<sup>2</sup>C interface, the SDA and SCL lines will lose their I<sup>2</sup>C function and the I<sup>2</sup>C operating current will be reduced to a minimum value. When the bit is high the I<sup>2</sup>C interface is enabled. If the IICEN bit changes from low to high, the contents of the I<sup>2</sup>C control bits such as HTX and TXAK will remain at the previous settings and



should therefore be first initialised by the application program while the relevant I<sup>2</sup>C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states. Unimplemented, read as "0"

## IICC1 Register

Bit 0

| Bit   | 7                                                                   | 6                                                                                          | 5                                                                     | 4                                                                           | 3                                                                     | 2                                                                             | 1                                                                                                   | 0                                                                  |
|-------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Name  | HCF                                                                 | HAAS                                                                                       | HBB                                                                   | HTX                                                                         | TXAK                                                                  | SRW                                                                           | IAMWU                                                                                               | RXAK                                                               |
| R/W   | R                                                                   | R                                                                                          | R                                                                     | R/W                                                                         | R/W                                                                   | R                                                                             | R/W                                                                                                 | R                                                                  |
| POR   | 1                                                                   | 0                                                                                          | 0                                                                     | 0                                                                           | 0                                                                     | 0                                                                             | 0                                                                                                   | 1                                                                  |
| it 7  | 0: Data<br>1: Con<br>The HCI<br>transferre                          |                                                                                            | ansferred<br>an 8-bit dat<br>le data tran<br>completion               | a transfer<br>1sfer flag.                                                   | This flag                                                             |                                                                               | ro when da<br>g will go h                                                                           |                                                                    |
| Bit 6 | HAAS: I<br>0: Add<br>1: Add<br>The HAA<br>device ac                 | <sup>2</sup> C bus add<br>ress not ma<br>ress match<br>AS flag is t<br>ddress is the       | ress match t<br>ttch<br>he address<br>e same as t                     | match flag<br>he master t                                                   | ransmit add                                                           | dress. If the                                                                 | determine i<br>e addresses                                                                          |                                                                    |
| Bit 5 | HBB: I <sup>2</sup> C<br>0: I <sup>2</sup> C<br>1: I <sup>2</sup> C | C bus busy :<br>Bus is not b<br>Bus is busy                                                | flag<br>pusy                                                          |                                                                             | en the flag                                                           |                                                                               |                                                                                                     |                                                                    |
|       | will occu                                                           | ir when a S                                                                                | TART sign                                                             | al is detect                                                                |                                                                       | g will be c                                                                   | e I <sup>2</sup> C bus is leared to "0                                                              |                                                                    |
| Bit 4 | 0: Slav                                                             | C slave dev<br>ve device is<br>ve device is                                                | the receive                                                           | r                                                                           | ceiver selec                                                          | tion                                                                          |                                                                                                     |                                                                    |
| 3it 3 | 0: Slav<br>1: Slav<br>The TXA<br>of data, t                         | his bit will                                                                               | nowledge fl<br>nd acknow<br>e transmit a<br>be transm                 | ag<br>ledge flag<br>cknowledg<br>itted to the                               | e flag. Afte<br>bus on the                                            | 9th clock                                                                     | device recei<br>from the sla<br>r data is rece                                                      | ave devic                                                          |
| Bit 2 | <b>SRW</b> : I <sup>2</sup><br>0: Slav                              | C slave read<br>ve device sh<br>ve device sh                                               | l/write flag<br>ould be in                                            | receive mo                                                                  | de                                                                    |                                                                               |                                                                                                     |                                                                    |
|       | master de<br>address a<br>device w<br>receive n<br>bus, so th       | evice wishe<br>and slave ad<br>ill check th<br>node. If the<br>he slave de<br>ill write da | s to transm<br>ddress is m<br>e SRW flag<br>e SRW flag<br>vice should | it or receive<br>atch, that i<br>g to determ<br>is high, th<br>l be in tran | e data from<br>s when the<br>ine whether<br>e master is<br>smit mode. | the I <sup>2</sup> C bus<br>HAAS fla<br>r it should<br>requesting<br>When the | termines w<br>When the<br>g is set high<br>be in transm<br>to read dat<br>SRW flag<br>ald be in rea | transmitte<br>n, the slav<br>nit mode<br>ta from tl<br>is zero, tl |
| Bit 1 | 0: Disa<br>1: Ena<br>This bit s<br>IDLE Mo                          | ble<br>should be so<br>ode. If the I                                                       | et to 1 to en<br>AMWU bi                                              | able the I <sup>2</sup>                                                     | C address m<br>set before en                                          | ntering eith                                                                  | up from the                                                                                         |                                                                    |

application program after wake-up to ensure correction device operation.



BS23A02CA/BS23B04CA/BS23B08CA/BS23B16CA Touch I/O OTP MCU

Bit 0 **RXAK**: I<sup>2</sup>C bus receive acknowledge flag

0: Slave receive acknowledge flag

1: Slave does not receive acknowledge flag

The RXAK flag is the receiver acknowledge flag. When the RXAK flag is "0", it means that a acknowledge signal has been received at the 9th clock, after 8 bits of data have been transmitted. When the slave device in the transmit mode, the slave device checks the RXAK flag to determine if the master receiver wishes to receive the next byte. The slave transmitter will therefore continue sending out data until the RXAK flag is "1". When this occurs, the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus.

#### I<sup>2</sup>C Bus Communication

Communication on the I<sup>2</sup>C bus requires four separate steps, a START signal, a slave device address transmission, a data transmission and finally a STOP signal. When a START signal is placed on the I<sup>2</sup>C bus, all devices on the bus will receive this signal and be notified of the imminent arrival of data on the bus. The first seven bits of the data will be the slave address with the first bit being the MSB. If the address of the slave device matches that of the transmitted address, the HAAS bit in the IICC1 register will be set and an I<sup>2</sup>C interrupt will be generated. After entering the interrupt service routine, the slave device must first check the condition of the HAAS and IICTOF bits to determine whether the interrupt source originates from an address match or from the completion of an 8-bit data transfer completion or from the I<sup>2</sup>C bus time-out occurrence. During a data transfer, note that after the 7-bit slave address has been transmitted, the following bit, which is the 8th bit, is the read/ write bit whose value will be placed in the SRW bit. This bit will be checked by the slave device to determine whether to go into transmit or receive mode. Before any transfer of data to or from the I<sup>2</sup>C bus, the microcontroller must initialise the bus, the following are steps to achieve this:

• Step 1

Configure the corresponding pin-shared function as the I<sup>2</sup>C functional pins and set the IICEN bit in the IICC0 register to "1" to enable the I<sup>2</sup>C bus.

• Step 2

Write the slave address of the device to the I<sup>2</sup>C bus address register IICA.

• Step 3

Set the IICE interrupt enable bit of the interrupt control register to enable the I<sup>2</sup>C interrupt.





#### I<sup>2</sup>C Bus Start Signal

The START signal can only be generated by the master device connected to the I<sup>2</sup>C bus and not by the slave device. This START signal will be detected by all devices connected to the I<sup>2</sup>C bus. When detected, this indicates that the I<sup>2</sup>C bus is busy and therefore the HBB bit will be set. A START condition occurs when a high to low transition on the SDA line takes place when the SCL line remains high.

#### I<sup>2</sup>C Slave Address

The transmission of a START signal by the master will be detected by all devices on the I<sup>2</sup>C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal. All slave devices, after receiving this 7-bit address data, will compare it with their own 7-bit slave address. If the address sent out by the master matches the internal address of the microcontroller slave device, then an internal I<sup>2</sup>C bus interrupt signal will be generated. The next bit following the address, which is the 8th bit, defines the read/write status and will be saved to the SRW bit of the IICC1 register. The slave device will also set the status flag HAAS when the addresses match.

As an I<sup>2</sup>C bus interrupt can come from three sources, when the program enters the interrupt subroutine, the HAAS and IICTOF bits should be examined to see whether the interrupt source has come from a matching slave address or from the completion of a data byte transfer or from the I<sup>2</sup>C bus time-out occurrence. When a slave address is matched, the device must be placed in either the transmit mode and then write data to the IICD register, or in the receive mode where it must implement a dummy read from the IICD register to release the SCL line.

#### I<sup>2</sup>C Bus Read/Write Signal

The SRW bit in the IICC1 register defines whether the master device wishes to read data from the I<sup>2</sup>C bus or write data to the I<sup>2</sup>C bus. The slave device should examine this bit to determine if it is to be a transmitter or a receiver. If the SRW flag is "1" then this indicates that the master device wishes to read data from the I<sup>2</sup>C bus, therefore the slave device must be set to send data to the I<sup>2</sup>C bus as a transmitter. If the SRW flag is "0" then this indicates that the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device that the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device must be set to read data from the I<sup>2</sup>C bus as a receiver.

## I<sup>2</sup>C Bus Slave Address Acknowledge Signal

After the master has transmitted a calling address, any slave device on the I<sup>2</sup>C bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication. When the HAAS flag is high, the addresses have matched and the slave device must check the SRW flag to determine if it is to be a transmitter or a receiver. If the SRW flag is high, the slave device should be set to be a transmitter so the HTX bit in the IICC1 register should be set to "1". If the SRW flag is low, then the microcontroller slave device should be set as a receiver and the HTX bit in the IICC1 register should be set to "0".



#### I<sup>2</sup>C Bus Data and Acknowledge Signal

The transmitted data is 8-bit wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8 bits of data, the receiver must transmit an acknowledge signal, level "0", before it can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. The corresponding data will be stored in the IICD register. If set as a transmitter, the slave device must first write the data to be transmitted into the IICD register. If set as a receiver, the slave device must read the transmitted data from the IICD register.

When the slave receiver receives the data byte, it must generate an acknowledge bit, known as TXAK, on the 9th clock. The slave device, which is set as a transmitter will check the RXAK bit in the IICC1 register to determine if it is to send another data byte, if not then it will release the SDA line and await the receipt of a STOP signal from the master.



I<sup>2</sup>C Communication Timing Diagram

Note: When a slave address is matched, the device must be placed in either the transmit mode and then write data to the IICD register, or in the receive mode where it must implement a dummy read from the IICD register to release the SCL line.





#### I<sup>2</sup>C Bus ISR Flowchart

#### I<sup>2</sup>C Time-out Control

In order to reduce the problem of I<sup>2</sup>C lockup due to reception of erroneous clock sources, a time-out function is provided. If the clock source to the I<sup>2</sup>C is not received for a while, then the I<sup>2</sup>C circuitry and registers will be reset after a certain time-out period. The time-out counter starts counting on an I<sup>2</sup>C bus "START" & "address match" condition, and is cleared by an SCL falling edge. Before the next SCL falling edge arrives, if the time elapsed is greater than the time-out setup by the IICTOC register, then a time-out condition will occur. The time-out function will stop when an I<sup>2</sup>C "STOP" condition occurs.



When an I<sup>2</sup>C time-out counter overflow occurs, the counter will stop and the IICTOEN bit will be cleared to zero and the IICTOF bit will be set high to indicate that a time-out condition has occurred. The time-out condition will also generate an interrupt which uses the I<sup>2</sup>C interrupt vector. When an I<sup>2</sup>C time-out occurs, the I<sup>2</sup>C internal circuitry will be reset and the registers will be reset into the following condition:

| Registers         | After I <sup>2</sup> C Time-out |
|-------------------|---------------------------------|
| IICD, IICA, IICC0 | No change                       |
| IICC1             | Reset to POR condition          |

#### I<sup>2</sup>C Registers after Time-out

The IICTOF flag can be cleared by the application program. There are 64 time-out periods which can be selected using IICTOS5~IICTOS0 bits in the IICTOC register. The time-out time is given by the formula:  $[(1~64)\times32]/f_{SUB}$ . This gives a time-out period which ranges from about 1ms to 64ms.

#### IICTOC Register

| Bit  | 7       | 6      | 5       | 4       | 3       | 2       | 1       | 0       |
|------|---------|--------|---------|---------|---------|---------|---------|---------|
| Name | IICTOEN | IICTOF | IICTOS5 | IICTOS4 | IICTOS3 | IICTOS2 | IICTOS1 | IICTOS0 |
| R/W  | R/W     | R/W    | R/W     | R/W     | R/W     | R/W     | R/W     | R/W     |
| POR  | 0       | 0      | 0       | 0       | 0       | 0       | 0       | 0       |

| Bit 7   | <b>IICTOEN</b> : I <sup>2</sup> C Time-out control                                       |
|---------|------------------------------------------------------------------------------------------|
|         | 0: Disable                                                                               |
|         | 1: Enable                                                                                |
| Bit 6   | IICTOF: I <sup>2</sup> C Time-out flag                                                   |
|         | 0: No time-out occurred                                                                  |
|         | 1: Time-out occurred                                                                     |
|         | This bit is set high when time-out occurs and can only be cleared to zero by application |
|         | program.                                                                                 |
| Bit 5~0 | IICTOS5~IICTOS0: I <sup>2</sup> C Time-out period selection                              |
|         | $I^2C$ time-out clock source is $f_{SUB}/32$ .                                           |
|         | I <sup>2</sup> C time-out time is equal to (IICTOS[5:0]+1)×(32/ $f_{SUB}$ ).             |

# Low Voltage Detector – LVD – BS23B16CA

The device has a Low Voltage Detector function, also known as LVD. This enabled the device to monitor the power supply voltage,  $V_{DD}$ , and provide a warning signal should it fall below a certain level. This function may be especially useful in battery applications where the supply voltage will gradually reduce as the battery ages, as it allows an early warning battery low signal to be generated. The Low Voltage Detector also has the capability of generating an interrupt signal.

## **LVD Register**

The Low Voltage Detector function is controlled using a single register with the name LVDC. Three bits in this register, VLVD2~VLVD0, are used to select one of eight fixed voltages below which a low voltage condition will be determined. A low voltage condition is indicated when the LVDO bit is set. If the LVDO bit is low, this indicates that the  $V_{DD}$  voltage is above the preset low voltage value. The LVDEN bit is used to control the overall on/off function of the low voltage detector. Setting the bit high will enable the low voltage detector. Clearing the bit to zero will switch off the internal low voltage detector circuits. As the low voltage detector will consume a certain amount of power, it may be desirable to switch off the circuit when not in use, an important consideration in power sensitive battery powered applications.



#### LVDC Register

| Bit                     | 7                                                                                                | 6                         | 5              | 4           | 3           | 2         | 1           | 0          |  |  |
|-------------------------|--------------------------------------------------------------------------------------------------|---------------------------|----------------|-------------|-------------|-----------|-------------|------------|--|--|
| Name                    | TLVD1                                                                                            | TLVD0                     | LVDO           | LVDEN       | VBGEN       | VLVD2     | VLVD1       | VLVD0      |  |  |
| R/W                     | R/W                                                                                              | R/W                       | R              | R/W         | R/W         | R/W       | R/W         | R/W        |  |  |
| POR                     | 0                                                                                                | 0                         | 0              | 0           | 0           | 0         | 0           | 0          |  |  |
| Bit 7~6                 | 6 <b>TLVD1~TLVD0</b> : Minimum low voltage width to interrupt time, t <sub>LVD</sub> , selection |                           |                |             |             |           |             |            |  |  |
|                         |                                                                                                  | $\sim 2) \times t_{LIRC}$ |                |             |             |           |             |            |  |  |
|                         |                                                                                                  | $-4) \times t_{LIRC}$     |                |             |             |           |             |            |  |  |
|                         |                                                                                                  | $\sim 8) \times t_{LIRC}$ |                |             |             |           |             |            |  |  |
|                         |                                                                                                  | $-2) \times t_{LIRC}$     |                |             |             |           |             |            |  |  |
| Bit 5                   |                                                                                                  | LVD Outpu                 |                |             |             |           |             |            |  |  |
|                         |                                                                                                  | Low Voltag                |                |             |             |           |             |            |  |  |
| <b>D</b> <sup>1</sup> 4 |                                                                                                  | v Voltage D               |                | a . 1       |             |           |             |            |  |  |
| Bit 4                   |                                                                                                  |                           | ge Detector    | r Control   |             |           |             |            |  |  |
|                         | 0: Disa                                                                                          |                           |                |             |             |           |             |            |  |  |
| D'4 2                   | 1: Ena                                                                                           |                           |                | 1           |             |           |             |            |  |  |
| Bit 3                   | 0: Disa                                                                                          |                           | Buffer Cont    | rol         |             |           |             |            |  |  |
|                         | 1: Ena                                                                                           |                           |                |             |             |           |             |            |  |  |
|                         |                                                                                                  |                           | on circuit i   | s anablad u | when the IA | /D or LVP | function is | enabled or |  |  |
|                         |                                                                                                  |                           | it is set to 1 |             |             |           | Tunction is | chabled of |  |  |
| Bit 2~0                 |                                                                                                  |                           | VD voltage     |             |             |           |             |            |  |  |
| Dit 2 0                 | 000: 1                                                                                           |                           | v D vonuge     | selection   |             |           |             |            |  |  |
|                         | 001: 2                                                                                           |                           |                |             |             |           |             |            |  |  |
|                         | 010: 2                                                                                           | .4V                       |                |             |             |           |             |            |  |  |
|                         | 011: 2.                                                                                          | .7V                       |                |             |             |           |             |            |  |  |
|                         | 100: 3                                                                                           | .0V                       |                |             |             |           |             |            |  |  |
|                         | 101: 3                                                                                           | .3V                       |                |             |             |           |             |            |  |  |
|                         | 110: 3.                                                                                          |                           |                |             |             |           |             |            |  |  |
|                         | 111:4.                                                                                           | .0V                       |                |             |             |           |             |            |  |  |

## **LVD Operation**

The Low Voltage Detector function operates by comparing the power supply voltage,  $V_{DD}$ , with a pre-specified voltage level stored in the LVDC register. This has a range of between 1.8V and 4.0V. When the power supply voltage,  $V_{DD}$ , falls below this pre-determined value, the LVDO bit will be set high indicating a low power supply voltage condition. When the device is in the SLEEP mode, the low voltage detector will be disabled even if the LVDEN bit is high. After enabling the Low Voltage Detector, a time delay  $t_{LVDS}$  should be allowed for the circuitry to stabilise before reading the LVDO bit. Note also that as the  $V_{DD}$  voltage may rise and fall rather slowly, at the voltage nears that of  $V_{LVD}$ , there may be multiple bit LVDO transitions.





The Low Voltage Detector also has its own interrupt, providing an alternative means of low voltage detection, in addition to polling the LVDO bit. The interrupt will only be generated after a delay of  $t_{LVD}$  after the LVDO bit has been set high by a low voltage condition, i.e.,  $V_{DD}$  falls below the preset LVD voltage. The actual  $t_{LVD}$  value can be selected by the TLVD1~TLVD0 bits. In this case, the LVF interrupt request flag will be set, causing an interrupt to be generated. This will cause the device to wake-up from the IDLE Mode, however if the Low Voltage Detector wake up function is not required then the LVF flag should be first set high before the device enter the IDLE Mode.

## Interrupts

Interrupts are an important part of any microcontroller system. When an external event or an internal function such as a Timer requires microcontroller attention, its corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to its needs. The devices contain an external interrupt and several internal interrupt functions. The external interrupt is generated by the action of the external INT pin, while the internal interrupts are generated by internal functions including the Timer/Event Counter and Time Base, etc.

The various interrupt enable bits, together with their associated request flags, are shown in the accompanying diagrams with their order of priority. Some interrupt sources have their own individual vector while others share the same multi-function interrupt vector.







Interrupt Structure – BS23B16CA

## **Interrupt Registers**

Overall interrupt control, which basically means the setting of request flags when certain microcontroller conditions occur and the setting of interrupt enable bits by the application program, is controlled by a series of registers, located in the Special Purpose Data Memory, as shown in the accompanying table. The number of registers falls into three categories. The first is the INTCO~INTC1 register which sets the primary interrupts, the second is the INTEG register to set the external interrupt trigger edge type. Finally there is the MFI register which setups the Multi-function interrupt.

The interrupt register contains a number of enable bits to enable or disable individual registers as well as interrupt flags to indicate the presence of an interrupt request. The naming convention of these follows a specific pattern. First is listed an abbreviated interrupt type, then the (optional) number of that interrupt followed by either an "E" for enable/disable bit or "F" for request flag.



| Function            | Enable Bit | Request Flag | Notes                                                           |
|---------------------|------------|--------------|-----------------------------------------------------------------|
| Global              | EMI        |              | —                                                               |
| INT Pin             | INTE       | INTF         | —                                                               |
| Time Base           | TBnE       | TBnF         | n=0 for BS23A02CA/BS23B04CA<br>n=0~1 for BS23B08CA /BS23B16CA   |
| Touch Key Module    | TKME       | TKMF         | —                                                               |
| Timer/Event Counter | TnE        | TnF          | n=0~1 for BS23B04CA<br>n=0~3 for BS23B08CA<br>n=0 for BS23B16CA |
| I <sup>2</sup> C    | IICE       | IICF         | —                                                               |
| Multi-function      | MFE        | MFF          | For BS23B08CA/BS23B16CA only                                    |
| LVD                 | LVF        | LVE          | For BS23B16CA only                                              |
| PWM                 | PWMPE      | PWMPF        | For BS23B16CA only                                              |
| DTM                 | PTMPE      | PTMPF        | For RS22R46CA only                                              |
| PTM                 | PTMAE      | PTMAF        | For BS23B16CA only                                              |

Interrupt Register Bit Naming Conventions

| Register Name     | Bit |      |       |       |      |      |       |       |  |  |  |
|-------------------|-----|------|-------|-------|------|------|-------|-------|--|--|--|
| Register Name     | 7   | 6    | 5     | 4     | 3    | 2    | 1     | 0     |  |  |  |
| INTEG             | _   | —    | —     | —     | —    | —    | INTS1 | INTS0 |  |  |  |
| INTC0             | —   | TKMF | TB0F  | INTF  | TKME | TB0E | INTE  | EMI   |  |  |  |
| INTC1 (BS23B04CA) | —   | IICF | T1F   | T0F   | —    | IICE | T1E   | T0E   |  |  |  |
| INTC1 (BS23B08CA  | MFF | IICF | T1F   | T0F   | MFE  | IICE | T1E   | T0E   |  |  |  |
| INTC1 (BS23B16CA) | MFF | IICF | PWMPF | T0F   | MFE  | IICE | PWMPE | T0E   |  |  |  |
| MFI (BS23B08CA)   | —   | TB1F | T3F   | T2F   | —    | TB1E | T3E   | T2E   |  |  |  |
| MFI (BS23B16CA)   | LVF | TB1F | PTMAF | PTMPF | LVE  | TB1E | PTMAE | PTMPE |  |  |  |

Interrupt Register List

#### INTEG Register

| Bit  | 7 | 6 | 5 | 4 | 3 | 2 | 1     | 0     |
|------|---|---|---|---|---|---|-------|-------|
| Name | — | — | _ | — | _ | _ | INTS1 | INTS0 |
| R/W  | _ | _ |   | _ | _ |   | R/W   | R/W   |
| POR  | _ | _ |   | — | _ |   | 0     | 0     |

Bit 7~2 Unimplemented, read as "0"

Bit 1~0 INTS1~INTS0: Interrupt edge control for INT pin

- 00: Disable
- 01: Rising edge
- 10: Falling edge
- 11: Rising and falling edges

#### INTC0 Register

| Bit  | 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0   |
|------|---|------|------|------|------|------|------|-----|
| Name | — | TKMF | TB0F | INTF | TKME | TB0E | INTE | EMI |
| R/W  | — | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | R/W |
| POR  | — | 0    | 0    | 0    | 0    | 0    | 0    | 0   |

Bit 7 Unimplemented, read as "0"

Bit 6 TKMF: Touch Key Module Interrupt Request Flag

0: No request 1: Interrupt request





| Bit 5 | <b>TB0F</b> : Time Base 0 interrupt request flag<br>0: No request |
|-------|-------------------------------------------------------------------|
|       | 1: Interrupt request                                              |
| Bit 4 | INTF: INT interrupt request flag                                  |
|       | 0: No request                                                     |
|       | 1: Interrupt request                                              |
| Bit 3 | TKME: Touch Key Module Interrupt Control                          |
|       | 0: Disable                                                        |
|       | 1: Enable                                                         |
| Bit 2 | <b>TB0E</b> : Time Base 0 interrupt control                       |
|       | 0: Disable                                                        |
|       | 1: Enable                                                         |
| Bit 1 | <b>INTE</b> : INT interrupt control                               |
|       | 0: Disable                                                        |
|       | 1: Enable                                                         |
| Bit 0 | EMI: Global interrupt control                                     |
|       | 0: Disable                                                        |
|       | 1: Enable                                                         |

## • INTC1 Register – BS23B04CA

| Bit   | 7                             | 6                                             | 5           | 4            | 3         | 2   | 1   | 0   |  |  |
|-------|-------------------------------|-----------------------------------------------|-------------|--------------|-----------|-----|-----|-----|--|--|
| Name  | - IICF T1F T0F - IICE T1E T0E |                                               |             |              |           |     |     |     |  |  |
| R/W   | —                             | R/W                                           | R/W         | R/W          | —         | R/W | R/W | R/W |  |  |
| POR   | —                             | 0                                             | 0           | 0            |           | 0   | 0   | 0   |  |  |
| Bit 7 | Unimple                       | mented, rea                                   | d as "0"    |              |           |     |     |     |  |  |
| Bit 6 | IICF: I <sup>2</sup> C        | IICF: I <sup>2</sup> C interrupt request flag |             |              |           |     |     |     |  |  |
|       | 0: No 1                       | request                                       |             |              |           |     |     |     |  |  |
|       | 1: Inte                       | rrupt reque                                   | st          |              |           |     |     |     |  |  |
| Bit 5 | T1F: Tin                      | ner/Event C                                   | ounter 1 in | terrupt requ | iest flag |     |     |     |  |  |
|       | 0: No 1                       | request                                       |             |              |           |     |     |     |  |  |
|       | 1: Inte                       | 1: Interrupt request                          |             |              |           |     |     |     |  |  |
| Bit 4 | T0F: Tin                      | ner/Event C                                   | ounter 0 in | terrupt requ | iest flag |     |     |     |  |  |
|       | 0: No 1                       | request                                       |             |              | -         |     |     |     |  |  |

1: Interrupt request

- Bit 3 Unimplemented, read as "0"
- Bit 2 **IICE**: I<sup>2</sup>C interrupt control
  - 0: Disable
    - 1: Enable
- Bit 1 T1E: Timer/Event Counter 1 interrupt control 0: Disable 1: Enable
  - TOF: Timer/Event Co
- Bit 0 **T0E**: Timer/Event Counter 0 interrupt control 0: Disable 1: Enable

## • INTC1 Register – BS23B08CA

| Bit  | 7   | 6    | 5   | 4   | 3   | 2    | 1   | 0   |
|------|-----|------|-----|-----|-----|------|-----|-----|
| Name | MFF | IICF | T1F | TOF | MFE | IICE | T1E | T0E |
| R/W  | R/W | R/W  | R/W | R/W | R/W | R/W  | R/W | R/W |
| POR  | 0   | 0    | 0   | 0   | 0   | 0    | 0   | 0   |

Bit 7 MFF: Multi-function interrupt request flag

0: No request

1: Interrupt request



| Bit 6 | <b>IICF</b> : I <sup>2</sup> C interrupt request flag |
|-------|-------------------------------------------------------|
|       | 0: No request                                         |
|       | 1: Interrupt request                                  |
| Bit 5 | T1F: Timer/Event Counter 1 interrupt request flag     |
|       | 0: No request                                         |
|       | 1: Interrupt request                                  |
| Bit 4 | T0F: Timer/Event Counter 0 interrupt request flag     |
|       | 0: No request                                         |
|       | 1: Interrupt request                                  |
| Bit 3 | MFE: Multi-function interrupt control                 |
|       | 0: Disable                                            |
|       | 1: Enable                                             |
| Bit 2 | <b>IICE</b> : I <sup>2</sup> C interrupt control      |
|       | 0: Disable                                            |
|       | 1: Enable                                             |
| Bit 1 | T1E: Timer/Event Counter 1 interrupt control          |
|       | 0: Disable                                            |
|       | 1: Enable                                             |
| Bit 0 | T0E: Timer/Event Counter 0 interrupt control          |
|       | 0: Disable                                            |
|       | 1: Enable                                             |
|       |                                                       |

## • INTC1 Register – BS23B16CA

| Bit   | 7                                                                    | 6                                                                                       | 5                  | 4            | 3         | 2    | 1     | 0   |  |
|-------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------|--------------|-----------|------|-------|-----|--|
| Name  | MFF                                                                  | IICF                                                                                    | PWMPF              | T0F          | MFE       | IICE | PWMPE | T0E |  |
| R/W   | R/W                                                                  | R/W                                                                                     | R/W                | R/W          | R/W       | R/W  | R/W   | R/W |  |
| POR   | 0                                                                    | 0                                                                                       | 0                  | 0            | 0         | 0    | 0     | 0   |  |
| Bit 7 | 0: No 1                                                              | MFF: Multi-function interrupt request flag<br>0: No request<br>1: Interrupt request     |                    |              |           |      |       |     |  |
| Bit 6 | 11CF: I <sup>2</sup> C<br>0: No 1                                    | · ·                                                                                     | equest flag        |              |           |      |       |     |  |
| Bit 5 | PWMPF<br>0: No 1                                                     | PWMPF: PWM period match interrupt request flag<br>0: No request<br>1: Interrupt request |                    |              |           |      |       |     |  |
| Bit 4 | 0: No 1                                                              | ner/Event C<br>request<br>rrupt request                                                 | Counter 0 in<br>st | terrupt requ | iest flag |      |       |     |  |
| Bit 3 |                                                                      | ulti-functio<br>able                                                                    | n interrupt        | control      |           |      |       |     |  |
| Bit 2 | 0: Disa                                                              | IICE: I <sup>2</sup> C interrupt control<br>0: Disable<br>1: Enable                     |                    |              |           |      |       |     |  |
| Bit 1 | PWMPE: PWM period match interrupt control<br>0: Disable<br>1: Enable |                                                                                         |                    |              |           |      |       |     |  |
| Bit 0 | <b>T0E</b> : Tin<br>0: Disa<br>1: Ena                                | able                                                                                    | Counter 0 in       | terrupt con  | trol      |      |       |     |  |



#### 2 Bit 7 6 5 4 3 1 0 TB1F T3F T2F TB1E T3E T2E Name R/W R/W R/W R/W R/W R/W R/W \_\_\_\_ \_\_\_\_ POR 0 0 0 0 0 0 Bit 7 Unimplemented, read as "0" Bit 6 TB1F: Time Base 1 interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 5 T3F: Timer/Event Counter 3 interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 4 T2F: Timer/Event Counter 2 interrupt request flag 0: No request 1: Interrupt request Note that this bit must be cleared to zero by the application program when the interrupt is serviced. Bit 3 Unimplemented, read as "0" Bit 2 TB1E: Time Base 1 interrupt control 0: Disable 1: Enable Bit 1 T3E: Timer/Event Counter 3 interrupt control 0: Disable 1: Enable Bit 0 T2E: Timer/Event Counter 2 interrupt control 0: Disable 1: Enable

#### MFI Register – BS23B08CA

#### • MFI Register – BS23B16CA

| Bit  | 7   | 6    | 5     | 4     | 3   | 2    | 1     | 0     |
|------|-----|------|-------|-------|-----|------|-------|-------|
| Name | LVF | TB1F | PTMAF | PTMPF | LVE | TB1E | PTMAE | PTMPE |
| R/W  | R/W | R/W  | R/W   | R/W   | R/W | R/W  | R/W   | R/W   |
| POR  | 0   | 0    | 0     | 0     | 0   | 0    | 0     | 0     |

Bit 7 LVF: LVD interrupt request flag

0: No request

1: Interrupt request

Note that this bit must be cleared to zero by the application program when the interrupt is serviced.

Bit 6 **TB1F**: Time Base 1 interrupt request flag

- 0: No request
  - 1: Interrupt request

Note that this bit must be cleared to zero by the application program when the interrupt is serviced.

#### Bit 5 **PTMAF**: PTM Comparator A match interrupt request flag

- 0: No request
- 1: Interrupt request

Note that this bit must be cleared to zero by the application program when the interrupt is serviced.



| Bit 4 | <b>PTMPF</b> : PTM Comparator P match interrupt request flag                             |
|-------|------------------------------------------------------------------------------------------|
|       | 0: No request                                                                            |
|       | 1: Interrupt request                                                                     |
|       | Note that this bit must be cleared to zero by the application program when the interrupt |
|       | is serviced.                                                                             |
| Bit 3 | LVE: LVD interrupt control                                                               |
|       | 0: Disable                                                                               |
|       | 1: Enable                                                                                |
| Bit 2 | TB1E: Time Base 1 interrupt control                                                      |
|       | 0: Disable                                                                               |
|       | 1: Enable                                                                                |
| Bit 1 | PTMAE: PTM Comparator A match interrupt control                                          |
|       | 0: Disable                                                                               |
|       | 1: Enable                                                                                |
| Bit 0 | PTMPE: PTM Comparator P match interrupt control                                          |
|       | 0: Disable                                                                               |
|       | 1: Enable                                                                                |

### Interrupt Operation

When the conditions for an interrupt event occur, such as a timer overflow, the relevant interrupt request flag will be set. Whether the request flag actually generates a program jump to the relevant interrupt vector is determined by the condition of the interrupt enable bit. If the enable bit is set high then the program will jump to its relevant vector; if the enable bit is zero then although the interrupt request flag is set an actual interrupt will not be generated and the program will not jump to the relevant interrupt vector. The global interrupt enable bit, if cleared to zero, will disable all interrupts.

When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a "JMP" which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a "RETI", which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred.

Once an interrupt subroutine is serviced, all the other interrupts will be blocked, as the global interrupt enable bit, EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded.

If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine, to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full. In case of simultaneous requests, the Interrupt Structure diagram shows the priority that is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set before the device is in SLEEP or IDLE Mode.

#### **External Interrupt**

The external interrupt is controlled by signal transitions on the INT pin. An external interrupt request will take place when the external interrupt request flag, INTF, is set, which will occur when a transition, whose type is chosen by the edge select bits, appears on the external interrupt pin. To



allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and the external interrupt enable bit, INTE, must first be set. Additionally the correct interrupt edge type must be selected using the INTEG register to enable the external interrupt function and to choose the trigger edge type. As the external interrupt pin is pin-shared with I/O pin, it can only be configured as external interrupt pin if its external interrupt enable bit in the corresponding interrupt register has been set and the external interrupt pin is selected by the corresponding pin-shared function selection bits. The pin must also be set as an input by setting the corresponding bit in the port control register. When the interrupt pin, a subroutine call to the external interrupt vector, will take place. When the interrupt is serviced, the external interrupt request flag, INTF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that any pull-high resistor selection on the external interrupt pin will remain valid even if the pin is used as an external interrupt input.

The INTEG register is used to select the type of active edge that will trigger the external interrupt. A choice of either rising or falling or both edge types can be chosen to trigger an external interrupt. Note that the INTEG register can also be used to disable the external interrupt function.

#### **Timer/Event Counter Interrupt**

There are up to four Timer/Event Counter interrupts, the Timer/Event Counter interrupt 0/1 is an independent interrupt and the Timer/Event Counter interrupt 2/3 is contained within the Multi-function Interrupt.

An actual Timer/Event Counter interrupt 0/1 will take place when the Timer/Event Counter request flag, TnF, is set, which occurs when the Timer/Event Counter overflows. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and the Timer/ Event Counter Interrupt enable bit, TnE, must first be set. When the interrupt is enabled, the stack is not full and the Timer/Event Counter overflows, a subroutine call to its interrupt vector, will take place. When the interrupt is serviced, the Timer/Event Counter Interrupt flag, TnF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts.

An actual Timer/Event Counter interrupt 2/3 will take place when the Timer/Event Counter request flag, TnF, is set, which occurs when the Timer/Event Counter overflows. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, the related Multi-function interrupt enable bit and the Timer/Event Counter Interrupt enable bit, TnE, must first be set. When the interrupt is enabled, the stack is not full and the Timer/Event Counter overflows, a subroutine call to the respective Multi-function interrupt vector, will take place. When the interrupt is serviced, the related Multi-function interrupt request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. However the TnF flag will not be automatically cleared to zero, it has to be cleared by the application program.

#### **Touch Key Module Interrupt**

For a Touch Key interrupt to occur, the global interrupt enable bit, EMI, and the Touch Key interrupt enable bit, TKME, must be first set. An actual Touch Key interrupt will take place when the Touch Key interrupt request flag, TMKF, is set, a situation that will occur when the time slot counter overflows. When the interrupt is enabled, the stack is not full and the Touch Key time slot counter overflow occurs, a subroutine call to the relevant interrupt vector, will take place. When the interrupt is serviced, the Touch Key interrupt request flag will be automatically reset and the EMI bit will also be automatically cleared to disable other interrupts.



#### I<sup>2</sup>C Interrupt

An I<sup>2</sup>C interrupt request will take place when the I<sup>2</sup>C Interrupt request flag, IICF, is set, which occurs when a byte of data has been received or transmitted by the I<sup>2</sup>C interface, or an I<sup>2</sup>C slave address match occurs, or an I<sup>2</sup>C bus time-out occurs. To allow the program to branch to its interrupt vector address, the global interrupt enable bit, EMI, and the I<sup>2</sup>C Interrupt enable bit, IICE, must first be set. When the interrupt is enabled, the stack is not full and any of the above described situations occurs, a subroutine call to the I<sup>2</sup>C Interrupt vector, will take place. When the interrupt is serviced, the I<sup>2</sup>C Interrupt flag, IICF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts.

#### **Multi-function Interrupts**

Within the BS23B08CA/BS23B16CA device there is a Multi-function interrupt. Unlike the other independent interrupts, the interrupt has no independent source, but rather is formed from other existing interrupt sources, for BS23B08CA, namely the Timer/Event Counter 2 interrupt, Timer/Event Counter 3 interrupt and Time base 1 interrupt. For BS23B16CA, namely the LVD interrupt, PTM interrupt and Time base 1 interrupt.

A Multi-function interrupt request will take place when the Multi-function interrupt request flag MFF is set. The Multi-function interrupt flag will be set when any of its included functions generate an interrupt request flag. When the Multi-function interrupt is enabled and the stack is not full, and one of the interrupts contained within the Multi-function interrupt occurs, a subroutine call to the Multi-function interrupt vector will take place. When the interrupt is serviced, the related Multi-Function request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts.

However, it must be noted that, although the Multi-function Interrupt request flag will be automatically reset when the interrupt is serviced, the request flag from the original source of the Multi-function interrupt will not be automatically reset and must be manually reset by the application program.

#### **TM Interrupts**

The Periodic Type TM has two interrupts, one comes from the comparator A match situation and the other comes from the comparator P match situation. All of these TM interrupts are contained within the Multi-function Interrupt. There are two interrupt request flags and two enable control bits. A TM interrupt request will take place when any of the TM request flags are set, a situation which occurs when a TM comparator P or A match situation happens.

To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, respective TM Interrupt enable bit, and relevant Multi-function Interrupt enable bit, MFE, must first be set. When the interrupt is enabled, the stack is not full and a TM comparator match situation occurs, a subroutine call to the relevant Multi-function Interrupt vector locations, will take place. When the TM interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the related MFF flag will be automatically cleared. As the TM interrupt request flags will not be automatically cleared, they have to be cleared by the

#### LVD Interrupt

The Low Voltage Detector Interrupt is contained within the Multi-function Interrupt. An LVD Interrupt request will take place when the LVD Interrupt request flag, LVF, is set, which occurs when the Low Voltage Detector function detects a low power supply voltage. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, Low Voltage



Interrupt enable bit, LVE, and associated Multi-function interrupt enable bit, must first be set. When the interrupt is enabled, the stack is not full and a low voltage condition occurs, a subroutine call to the Multi-function Interrupt vector, will take place. When the Low Voltage Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts. However, only the Multi-function interrupt request flag will be also automatically cleared. As the LVF flag will not be automatically cleared by the application program.

#### **PWM Interrupt**

A PWM Interrupt request will take place when the PWM Interrupt request flag, PWMPF, is set, which occurs when the 8-bit PWM counter times out. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and PWM Interrupt enable bit, PWMPE, must first be set. When the interrupt is enabled, the stack is not full and a PWM counter times out condition occurs, a subroutine call to the PWM Interrupt vector, will take place. When the PWM Interrupt is serviced, the interrupt request flag, PWMPF, will be automatically reset and the EMI bit will be cleared to disable other interrupts.

#### **Time Base Interrupt**

There are up tp two Time Base interrupts, the Time Base interrupt 0 is an independent interrupt and the Time Base interrupt 1 is contained within the Multi-function Interrupt.

The function of the Time Base Interrupt is to provide regular time signal in the form of an internal interrupt. It is controlled by the overflow signals from the timer function. When this happens its interrupt request flag TBnF will be set. To allow the program to branch to its interrupt vector address, the global interrupt enable bit, EMI and Time Base enable bit, TBnE, must first be set. When the interrupt is enabled, the stack is not full and the Time Base overflows, a subroutine call to its interrupt vector location will take place. For time base 0, when the interrupt is serviced, the interrupt request flag, TB0F, will be automatically reset and the EMI bit will be cleared to disable other interrupts. For time base 1, when the Time Base interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, however only the related MFF flag will be automatically cleared. As the Time Base interrupt request flag, TB1F, will not be automatically cleared, they have to be cleared by the application program.

The purpose of the Time Base Interrupt is to provide an interrupt signal at fixed time periods. Its clock source,  $f_{PSC}$ , originates from the internal clock source  $f_{SYS}$ ,  $f_{SYS}/4$  or  $f_{SUB}$  and then passes through a divider, the division ratio of which is selected by programming the appropriate bits in the TBnC register to obtain longer interrupt periods whose value ranges. The clock source which in turn controls the Time Base interrupt period is selected using the CLKSEL0[1:0] and CLKSEL1[1:0] bits in the TBnC register. It should be noted that as the Time Base clock source is the same as the Timer/ Event Counter clock source, care should be taken when programming.



**Time Base Interrupt** 



### TB0C Register

| T DOO IKe          | gister                                                                                                                                                                           |                              |          |               |   |       |      |      |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------|---------------|---|-------|------|------|
| Bit                | 7                                                                                                                                                                                | 6                            | 5        | 4             | 3 | 2     | 1    | 0    |
| Name               | TB0ON                                                                                                                                                                            | —                            | CLKSEL01 | CLKSEL00      | — | TB02  | TB01 | TB00 |
| R/W                | R/W                                                                                                                                                                              | —                            | R/W      | R/W           | — | R/W   | R/W  | R/W  |
| POR                | 0                                                                                                                                                                                |                              | 0        | 0             |   | 0     | 0    | 0    |
| Bit 7<br>Bit 6     | 0: Dis<br>1: Ena<br>Unimple                                                                                                                                                      | sable<br>able<br>emented, re |          | 111111111111- | £ | - 14: |      |      |
| Bit 5~4            | <ul> <li>CLKSEL01~CLKSEL00: Prescaler clock source f<sub>PSC</sub> selection</li> <li>00: f<sub>SYS</sub></li> <li>01: f<sub>SYS</sub>/4</li> <li>1x: f<sub>SUB</sub></li> </ul> |                              |          |               |   |       |      |      |
| Bit 3              |                                                                                                                                                                                  |                              |          |               |   |       |      |      |
| Bit 2~0<br>TB1C Re |                                                                                                                                                                                  |                              |          |               |   |       |      |      |
| Bit                | 7                                                                                                                                                                                | 6                            | 5        | 4             | 3 | 2     | 1    | 0    |
| Name               | TB1ON                                                                                                                                                                            |                              | CLKSEL11 | CLKSEL10      |   | TB12  | TB11 | TB10 |
|                    |                                                                                                                                                                                  |                              |          |               |   |       |      |      |

| Bit     | 7       | 6                    | 5            | 4              | 3                       | 2         | 1    | 0    |
|---------|---------|----------------------|--------------|----------------|-------------------------|-----------|------|------|
| Name    | TB1ON   |                      | CLKSEL11     | CLKSEL10       | —                       | TB12      | TB11 | TB10 |
| R/W     | R/W     |                      | R/W          | R/W            | _                       | R/W       | R/W  | R/W  |
| POR     | 0       | —                    | 0            | 0              | _                       | 0         | 0    | 0    |
| Bit 7   | TB1ON   | : Time Bas           | se 1 control |                |                         |           |      |      |
|         | 0: Dis  | able                 |              |                |                         |           |      |      |
|         | 1: Ena  | able                 |              |                |                         |           |      |      |
| Bit 6   | Unimple | emented, re          | ead as "0"   |                |                         |           |      |      |
| Bit 5~4 | CLKSE   | L11~CLK              | SEL10: Pres  | scaler clock s | source f <sub>PSC</sub> | selection |      |      |
|         | 00: fs  |                      |              |                |                         |           |      |      |
|         | 01: fs  | <sub>YS</sub> /4     |              |                |                         |           |      |      |
|         | 1x: fs  | UB                   |              |                |                         |           |      |      |
| Bit 3   | Unimple | emented, re          | ead as "0"   |                |                         |           |      |      |
| Bit 2~0 | TB12~7  | <b>B10</b> : Time    | e Base 1 Tim | e-out period   | selection               |           |      |      |
|         | 000: 2  | $2^4/f_{PSC}$        |              |                |                         |           |      |      |
|         | 001:2   |                      |              |                |                         |           |      |      |
|         | 010: 2  |                      |              |                |                         |           |      |      |
|         | 011:2   |                      |              |                |                         |           |      |      |
|         |         | $2^{8}/f_{PSC}$      |              |                |                         |           |      |      |
|         |         | $2^{9}/f_{PSC}$      |              |                |                         |           |      |      |
|         |         | $\frac{10}{f_{PSC}}$ |              |                |                         |           |      |      |
|         | 111:2   | $2^{11}/f_{PSC}$     |              |                |                         |           |      |      |



#### Interrupt Wake-up Function

Each of the interrupt functions has the capability of waking up the microcontroller when in the SLEEP or IDLE Mode. A wake-up is gene rated when an interrupt request flag changes from low to high and is independent of whether the interrupt is enabled or not. Therefore, even though the device is in the SLEEP or IDLE Mode and its system oscillator stopped, situations such as external edge transitions on the external interrupt pin may cause their respective interrupt flag to be set high and consequently generate an interrupt. Care must therefore be taken if spurious wake-up situations are to be avoided. If an interrupt wake-up function is to be disabled then the corresponding interrupt request flag should be set high before the device enters the SLEEP or IDLE Mode. The interrupt enable bits have no effect on the interrupt wake-up function.

#### Programming Considerations

By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will remain in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program.

It is recommended that programs do not use the "CALL" instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine.

Every interrupt has the capability of waking up the microcontroller when it is in the SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before enter SLEEP or IDLE Mode.

As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine.

To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts.



# **Configuration Options**

Configuration options refer to certain options within the MCU that are programmed into the device during the programming process. During the development process, these options are selected using the HT-IDE software development tools. All options must be defined for proper system function, the details of which are shown in the table.

| No.            | Options                                                                                                                                                                              |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O Pin-Shared | I Option                                                                                                                                                                             |
| 1              | <ul> <li>RES pin reset function selection:</li> <li>BS23A02CA/BS23B04CA/BS23B08CA:</li> <li>I/O port or RES pin</li> <li>BS23B16CA:</li> <li>I/O port, RES pin or by RSTC</li> </ul> |
| LVR Options    |                                                                                                                                                                                      |
| 2              | LVR function selection:<br>Enable or Disable                                                                                                                                         |
| 3              | LVR voltage selection:<br>• BS23A02CA/BS23B04CA/BS23B08CA:<br>1.9V, 2.1V, 3.15V or 4.2V<br>• BS23B16CA:<br>1.7V, 1.9V, 2.55V, 3.15V, 3.8V or by LVRC                                 |
| Oscillator Opt | ion (BS23B16CA)                                                                                                                                                                      |
| 4              | HIRC Frequency Selection – f <sub>HIRC</sub> :<br>8MHz, 12MHz or 16MHz                                                                                                               |

Note: When the HIRC has been configured at a frequency shown in this table, the HIRC1 and HIRC0 bits should also be set to select the same frequency to achieve the HIRC frequency accuracy specified in the A.C. Characteristics.

# **Application Circuits**

#### BS23A02CA





#### BS23B04CA



BS23B08CA



BS23B16CA





### **Instruction Set**

#### Introduction

Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontroller, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads.

For easier understanding of the various instruction codes, they have been subdivided into several functional groupings.

#### **Instruction Timing**

Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required.

#### Moving and Transferring Data

The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of three kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports.

#### **Arithmetic Operations**

The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified.



#### Logical and Rotate Operation

The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another applications which rotate data operations are used is to implement multiplication and division calculations.

#### Branches and Control Transfer

Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction "RET" in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits.

#### **Bit Operations**

The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used.

#### Table Read Operations

Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be set as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory.

#### **Other Operations**

In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections.



### **Instruction Set Summary**

The following table depicts a summary of the instruction set categorised according to function and can be consulted as a basic instruction reference using the following listed conventions.

#### Table Conventions

- x: Bits immediate data
- m: Data Memory address
- A: Accumulator
- i: 0~7 number of bits
- addr: Program memory address

| Mnemonic      | Description                                                     | Cycles            | Flag Affected |
|---------------|-----------------------------------------------------------------|-------------------|---------------|
| Arithmetic    | ,                                                               |                   |               |
| ADD A,[m]     | Add Data Memory to ACC                                          | 1                 | Z, C, AC, OV  |
| ADDM A,[m]    | Add ACC to Data Memory                                          | 1 <sup>Note</sup> | Z, C, AC, OV  |
| ADD A,x       | Add immediate data to ACC                                       | 1                 | Z, C, AC, OV  |
| ADC A,[m]     | Add Data Memory to ACC with Carry                               | 1                 | Z, C, AC, OV  |
| ADCM A,[m]    | Add ACC to Data memory with Carry                               | 1 <sup>Note</sup> | Z, C, AC, OV  |
| SUB A,x       | Subtract immediate data from the ACC                            | 1                 | Z, C, AC, OV  |
| SUB A,[m]     | Subtract Data Memory from ACC                                   | 1                 | Z, C, AC, OV  |
| SUBM A,[m]    | Subtract Data Memory from ACC with result in Data Memory        | 1 <sup>Note</sup> | Z, C, AC, OV  |
| SBC A,[m]     | Subtract Data Memory from ACC with Carry                        | 1                 | Z, C, AC, OV  |
| SBCM A,[m]    | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV  |
| DAA [m]       | Decimal adjust ACC for Addition with result in Data Memory      | 1 <sup>Note</sup> | С             |
| Logic Operati | on                                                              |                   |               |
| AND A,[m]     | Logical AND Data Memory to ACC                                  | 1                 | Z             |
| OR A,[m]      | Logical OR Data Memory to ACC                                   | 1                 | Z             |
| XOR A,[m]     | Logical XOR Data Memory to ACC                                  | 1                 | Z             |
| ANDM A,[m]    | Logical AND ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |
| ORM A,[m]     | Logical OR ACC to Data Memory                                   | 1 <sup>Note</sup> | Z             |
| XORM A,[m]    | Logical XOR ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |
| AND A,x       | Logical AND immediate Data to ACC                               | 1                 | Z             |
| OR A,x        | Logical OR immediate Data to ACC                                | 1                 | Z             |
| XOR A,x       | Logical XOR immediate Data to ACC                               | 1                 | Z             |
| CPL [m]       | Complement Data Memory                                          | 1 <sup>Note</sup> | Z             |
| CPLA [m]      | Complement Data Memory with result in ACC                       | 1                 | Z             |
| Increment & D |                                                                 |                   |               |
| INCA [m]      | Increment Data Memory with result in ACC                        | 1                 | Z             |
| INC [m]       | Increment Data Memory                                           | 1 <sup>Note</sup> | Z             |
| DECA [m]      | Decrement Data Memory with result in ACC                        | 1                 | Z             |
| DEC [m]       | Decrement Data Memory                                           | 1 <sup>Note</sup> | Z             |
| Rotate        | ,                                                               |                   |               |
| RRA [m]       | Rotate Data Memory right with result in ACC                     | 1                 | None          |
| RR [m]        | Rotate Data Memory right                                        | 1 <sup>Note</sup> | None          |
| RRCA [m]      | Rotate Data Memory right through Carry with result in ACC       | 1                 | С             |
| RRC [m]       | Rotate Data Memory right through Carry                          | 1 <sup>Note</sup> | С             |
| RLA [m]       | Rotate Data Memory left with result in ACC                      | 1                 | None          |
| RL [m]        | Rotate Data Memory left                                         | 1 <sup>Note</sup> | None          |
| RLCA [m]      | Rotate Data Memory left through Carry with result in ACC        | 1                 | С             |
| RLC [m]       | Rotate Data Memory left through Carry                           | 1 <sup>Note</sup> | С             |



|--|

| Mnemonic      | Description                                                        | Cycles            | Flag Affected |
|---------------|--------------------------------------------------------------------|-------------------|---------------|
| Data Move     |                                                                    |                   |               |
| MOV A,[m]     | Move Data Memory to ACC                                            | 1                 | None          |
| MOV [m],A     | Move ACC to Data Memory                                            | 1 <sup>Note</sup> | None          |
| MOV A,x       | Move immediate data to ACC                                         | 1                 | None          |
| Bit Operation |                                                                    |                   |               |
| CLR [m].i     | Clear bit of Data Memory                                           | 1 <sup>Note</sup> | None          |
| SET [m].i     | Set bit of Data Memory                                             | 1 <sup>Note</sup> | None          |
| Branch Opera  | tion                                                               |                   |               |
| JMP addr      | Jump unconditionally                                               | 2                 | None          |
| SZ [m]        | Skip if Data Memory is zero                                        | 1 <sup>Note</sup> | None          |
| SZA [m]       | Skip if Data Memory is zero with data movement to ACC              | 1 <sup>Note</sup> | None          |
| SZ [m].i      | Skip if bit i of Data Memory is zero                               | 1 <sup>Note</sup> | None          |
| SNZ [m].i     | Skip if bit i of Data Memory is not zero                           | 1 <sup>Note</sup> | None          |
| SIZ [m]       | Skip if increment Data Memory is zero                              | 1 <sup>Note</sup> | None          |
| SDZ [m]       | Skip if decrement Data Memory is zero                              | 1 <sup>Note</sup> | None          |
| SIZA [m]      | Skip if increment Data Memory is zero with result in ACC           | 1 <sup>Note</sup> | None          |
| SDZA [m]      | Skip if decrement Data Memory is zero with result in ACC           | 1 <sup>Note</sup> | None          |
| CALL addr     | Subroutine call                                                    | 2                 | None          |
| RET           | Return from subroutine                                             | 2                 | None          |
| RET A,x       | Return from subroutine and load immediate data to ACC              | 2                 | None          |
| RETI          | Return from interrupt                                              | 2                 | None          |
| Table Read O  | peration                                                           |                   |               |
| TABRD [m]     | Read table (specific page or current page) to TBLH and Data Memory | 2 <sup>Note</sup> | None          |
| TABRDL [m]    | Read table (last page) to TBLH and Data Memory                     | 2 <sup>Note</sup> | None          |
| Miscellaneous | 5 · · · · · · · · · · · · · · · · · · ·                            |                   |               |
| NOP           | No operation                                                       | 1                 | None          |
| CLR [m]       | Clear Data Memory                                                  | 1 <sup>Note</sup> | None          |
| SET [m]       | Set Data Memory                                                    | 1 <sup>Note</sup> | None          |
| CLR WDT       | Clear Watchdog Timer                                               | 1                 | TO, PDF       |
| SWAP [m]      | Swap nibbles of Data Memory                                        | 1 <sup>Note</sup> | None          |
| SWAPA [m]     | Swap nibbles of Data Memory with result in ACC                     | 1                 | None          |
| HALT          | Enter power down mode                                              | 1                 | TO, PDF       |

Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required.

2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution.

Touch I/O OTP MCU



# **Instruction Definition**

| ADC A,[m]<br>Description | Add Data Memory to ACC with Carry<br>The contents of the specified Data Memory, Accumulator and the carry flag are added.                  |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
|                          | The result is stored in the Accumulator.                                                                                                   |
| Operation                | $ACC \leftarrow ACC + [m] + C$                                                                                                             |
| Affected flag(s)         | OV, Z, AC, C                                                                                                                               |
|                          |                                                                                                                                            |
| ADCM A,[m]               | Add ACC to Data Memory with Carry                                                                                                          |
| Description              | The contents of the specified Data Memory, Accumulator and the carry flag are added.<br>The result is stored in the specified Data Memory. |
| Operation                | $[m] \leftarrow ACC + [m] + C$                                                                                                             |
| Affected flag(s)         | OV, Z, AC, C                                                                                                                               |
|                          | Add Data Mamagu to ACC                                                                                                                     |
| ADD A,[m]                | Add Data Memory to ACC<br>The contents of the specified Data Memory and the Accumulator are added.                                         |
| Description              | The result is stored in the Accumulator.                                                                                                   |
| Operation                | $ACC \leftarrow ACC + [m]$                                                                                                                 |
| Affected flag(s)         | OV, Z, AC, C                                                                                                                               |
|                          |                                                                                                                                            |
| ADD A,x                  | Add immediate data to ACC                                                                                                                  |
| Description              | The contents of the Accumulator and the specified immediate data are added.<br>The result is stored in the Accumulator.                    |
| Operation                | $ACC \leftarrow ACC + x$                                                                                                                   |
| Affected flag(s)         | OV, Z, AC, C                                                                                                                               |
| ADDM A,[m]               | Add ACC to Data Memory                                                                                                                     |
| Description              | The contents of the specified Data Memory and the Accumulator are added.<br>The result is stored in the specified Data Memory.             |
| Operation                | $[m] \leftarrow ACC + [m]$                                                                                                                 |
| Affected flag(s)         | OV, Z, AC, C                                                                                                                               |
|                          |                                                                                                                                            |
| AND A,[m]                | Logical AND Data Memory to ACC                                                                                                             |
| Description              | Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator.    |
| Operation                | $ACC \leftarrow ACC "AND" [m]$                                                                                                             |
| Affected flag(s)         | Z                                                                                                                                          |
|                          | Logical AND immediate data to ACC                                                                                                          |
| AND A,x<br>Description   | Logical AND immediate data to ACC<br>Data in the Accumulator and the specified immediate data perform a bit wise logical AND               |
| Description              | operation. The result is stored in the Accumulator.                                                                                        |
| Operation                | $ACC \leftarrow ACC "AND" x$                                                                                                               |
| Affected flag(s)         | Z                                                                                                                                          |
|                          |                                                                                                                                            |



| <b>ANDM A,[m]</b><br>Description<br>Operation | Logical AND ACC to Data Memory<br>Data in the specified Data Memory and the Accumulator perform a bitwise logical AND<br>operation. The result is stored in the Data Memory.<br>[m] ← ACC "AND" [m]                                                                                                                                                                           |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Affected flag(s)                              | Z                                                                                                                                                                                                                                                                                                                                                                             |
| CALL addr                                     | Subroutine call                                                                                                                                                                                                                                                                                                                                                               |
| Description                                   | Unconditionally calls a subroutine at the specified address. The Program Counter then increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction. |
| Operation                                     | Stack ← Program Counter + 1<br>Program Counter ← addr                                                                                                                                                                                                                                                                                                                         |
| Affected flag(s)                              | None                                                                                                                                                                                                                                                                                                                                                                          |
| CLR [m]                                       | Clear Data Memory                                                                                                                                                                                                                                                                                                                                                             |
| Description                                   | Each bit of the specified Data Memory is cleared to 0.                                                                                                                                                                                                                                                                                                                        |
| Operation                                     | $[m] \leftarrow 00H$                                                                                                                                                                                                                                                                                                                                                          |
| Affected flag(s)                              | None                                                                                                                                                                                                                                                                                                                                                                          |
| CLR [m].i                                     | Clear bit of Data Memory                                                                                                                                                                                                                                                                                                                                                      |
| Description                                   | Bit i of the specified Data Memory is cleared to 0.                                                                                                                                                                                                                                                                                                                           |
| Operation                                     | $[m].i \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                          |
| Affected flag(s)                              | None                                                                                                                                                                                                                                                                                                                                                                          |
| CLR WDT                                       | Clear Watchdog Timer                                                                                                                                                                                                                                                                                                                                                          |
| Description                                   | The TO, PDF flags and the WDT are all cleared.                                                                                                                                                                                                                                                                                                                                |
| Operation                                     | WDT cleared                                                                                                                                                                                                                                                                                                                                                                   |
|                                               | $TO \leftarrow 0$ $PDF \leftarrow 0$                                                                                                                                                                                                                                                                                                                                          |
| Affected flag(s)                              | TO, PDF                                                                                                                                                                                                                                                                                                                                                                       |
| CPL [m]                                       | Complement Data Memory                                                                                                                                                                                                                                                                                                                                                        |
| Description                                   | Each bit of the specified Data Memory is logically complemented (1's complement).<br>Bits which previously contained a 1 are changed to 0 and vice versa.                                                                                                                                                                                                                     |
| Operation                                     | $[m] \leftarrow \overline{[m]}$                                                                                                                                                                                                                                                                                                                                               |
| Affected flag(s)                              | Z                                                                                                                                                                                                                                                                                                                                                                             |
| CPLA [m]                                      | Complement Data Memory with result in ACC                                                                                                                                                                                                                                                                                                                                     |
| Description                                   | Each bit of the specified Data Memory is logically complemented (1's complement).<br>Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result<br>is stored in the Accumulator and the contents of the Data Memory remain unchanged.                                                                                                       |
| Operation                                     | $ACC \leftarrow [m]$                                                                                                                                                                                                                                                                                                                                                          |
| Affected flag(s)                              | Z                                                                                                                                                                                                                                                                                                                                                                             |



| DAA [m]<br>Description | Decimal-Adjust ACC for addition with result in Data Memory<br>Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value<br>resulting from the previous addition of two BCD variables. If the low nibble is greater than 9<br>or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble<br>remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6<br>will be added to the high nibble. Essentially, the decimal conversion is performed by adding<br>00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag<br>may be affected by this instruction which indicates that if the original BCD sum is greater than<br>100, it allows multiple precision decimal addition. |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation              | $[m] \leftarrow ACC + 00H \text{ or}$<br>$[m] \leftarrow ACC + 06H \text{ or}$<br>$[m] \leftarrow ACC + 60H \text{ or}$<br>$[m] \leftarrow ACC + 66H$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Affected flag(s)       | C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DEC [m]                | Decrement Data Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Description            | Data in the specified Data Memory is decremented by 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Operation              | $[m] \leftarrow [m] - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Affected flag(s)       | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DECA [m]               | Decrement Data Memory with result in ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Description            | Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Operation              | $ACC \leftarrow [m] - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Affected flag(s)       | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| HALT                   | Enter power down mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Description            | This instruction stops the program execution and turns off the system clock. The contents of the Data Memory and registers are retained. The WDT and prescaler are cleared. The power down flag PDF is set and the WDT time-out flag TO is cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Operation              | $TO \leftarrow 0$ $PDF \leftarrow 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Affected flag(s)       | TO, PDF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| INC [m]                | Increment Data Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Description            | Data in the specified Data Memory is incremented by 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Operation              | $[m] \leftarrow [m] + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Affected flag(s)       | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| INCA [m]               | Increment Data Memory with result in ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Description            | Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Operation              | $ACC \leftarrow [m] + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Affected flag(s)       | Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



| JMP addr<br>Description                                                                              | Jump unconditionally<br>The contents of the Program Counter are replaced with the specified address. Program<br>execution then continues from this new address. As this requires the insertion of a dummy<br>instruction while the new address is loaded, it is a two cycle instruction.                                                                                                                                                                                                                                                                               |
|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation<br>Affected flag(s)                                                                        | Program Counter ← addr<br>None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| MOV A,[m]                                                                                            | Move Data Memory to ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Description                                                                                          | The contents of the specified Data Memory are copied to the Accumulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Operation                                                                                            | $ACC \leftarrow [m]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Affected flag(s)                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| MOV A,x                                                                                              | Move immediate data to ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Description                                                                                          | The immediate data specified is loaded into the Accumulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Operation                                                                                            | $ACC \leftarrow x$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Affected flag(s)                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| MOV [m],A                                                                                            | Move ACC to Data Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Description                                                                                          | The contents of the Accumulator are copied to the specified Data Memory.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Operation                                                                                            | $[m] \leftarrow ACC$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Affected flag(s)                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| NOP                                                                                                  | No operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Description                                                                                          | No operation is performed. Execution continues with the next instruction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Operation                                                                                            | No operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Affected flag(s)                                                                                     | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OR A,[m]                                                                                             | Logical OR Data Memory to ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Description                                                                                          | Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description<br>Operation                                                                             | Data in the Accumulator and the specified Data Memory perform a bitwise                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| -                                                                                                    | Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Operation                                                                                            | Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.<br>ACC ← ACC "OR" [m]                                                                                                                                                                                                                                                                                                                                                                                                           |
| Operation<br>Affected flag(s)                                                                        | Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.<br>ACC ← ACC "OR" [m]<br>Z                                                                                                                                                                                                                                                                                                                                                                                                      |
| Operation<br>Affected flag(s)<br><b>OR A,x</b>                                                       | <ul> <li>Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.</li> <li>ACC ← ACC "OR" [m]</li> <li>Z</li> <li>Logical OR immediate data to ACC</li> <li>Data in the Accumulator and the specified immediate data perform a bitwise logical OR</li> </ul>                                                                                                                                                                                                                             |
| Operation<br>Affected flag(s)<br><b>OR A,x</b><br>Description                                        | <ul> <li>Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.</li> <li>ACC ← ACC "OR" [m]</li> <li>Z</li> <li>Logical OR immediate data to ACC</li> <li>Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator.</li> </ul>                                                                                                                                                                         |
| Operation<br>Affected flag(s)<br><b>OR A,x</b><br>Description<br>Operation                           | <ul> <li>Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.</li> <li>ACC ← ACC "OR" [m]</li> <li>Z</li> <li>Logical OR immediate data to ACC</li> <li>Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator.</li> <li>ACC ← ACC "OR" x</li> </ul>                                                                                                                                               |
| Operation<br>Affected flag(s)<br><b>OR A,x</b><br>Description<br>Operation<br>Affected flag(s)       | Data in the Accumulator and the specified Data Memory perform a bitwise<br>logical OR operation. The result is stored in the Accumulator.<br>ACC $\leftarrow$ ACC "OR" [m]<br>Z<br>Logical OR immediate data to ACC<br>Data in the Accumulator and the specified immediate data perform a bitwise logical OR<br>operation. The result is stored in the Accumulator.<br>ACC $\leftarrow$ ACC "OR" x<br>Z                                                                                                                                                                |
| Operation<br>Affected flag(s)<br>OR A,x<br>Description<br>Operation<br>Affected flag(s)<br>ORM A,[m] | <ul> <li>Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator.</li> <li>ACC ← ACC "OR" [m]</li> <li>Z</li> <li>Logical OR immediate data to ACC</li> <li>Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator.</li> <li>ACC ← ACC "OR" x</li> <li>Z</li> <li>Logical OR ACC to Data Memory</li> <li>Data in the specified Data Memory and the Accumulator perform a bitwise logical OR</li> </ul> |



| RET              | Return from subroutine                                                                                                                                                                                                                                                                                           |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description      | The Program Counter is restored from the stack. Program execution continues at the restored address.                                                                                                                                                                                                             |
| Operation        | Program Counter ← Stack                                                                                                                                                                                                                                                                                          |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                             |
| RET A,x          | Return from subroutine and load immediate data to ACC                                                                                                                                                                                                                                                            |
| Description      | The Program Counter is restored from the stack and the Accumulator loaded with the specified immediate data. Program execution continues at the restored address.                                                                                                                                                |
| Operation        | Program Counter $\leftarrow$ Stack<br>ACC $\leftarrow$ x                                                                                                                                                                                                                                                         |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                             |
| RETI             | Return from interrupt                                                                                                                                                                                                                                                                                            |
| Description      | The Program Counter is restored from the stack and the interrupts are re-enabled by setting the EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning to the main program. |
| Operation        | Program Counter ← Stack<br>EMI ← 1                                                                                                                                                                                                                                                                               |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                             |
| RL [m]           | Rotate Data Memory left                                                                                                                                                                                                                                                                                          |
| Description      | The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0.                                                                                                                                                                                                               |
| Operation        | $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$<br>$[m].0 \leftarrow [m].7$                                                                                                                                                                                                                                             |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                             |
| RLA [m]          | Rotate Data Memory left with result in ACC                                                                                                                                                                                                                                                                       |
| Description      | The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged.                                                                                                         |
| Operation        | ACC.(i+1) $\leftarrow$ [m].i; (i=0~6)<br>ACC.0 $\leftarrow$ [m].7                                                                                                                                                                                                                                                |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                             |
| RLC [m]          | Rotate Data Memory left through Carry                                                                                                                                                                                                                                                                            |
| Description      | The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0.                                                                                                                                          |
| Operation        | $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$<br>$[m].0 \leftarrow C$<br>$C \leftarrow [m].7$                                                                                                                                                                                                                         |
| Affected flag(s) | C                                                                                                                                                                                                                                                                                                                |



| RLCA [m]<br>Description | Rotate Data Memory left through Carry with result in ACC<br>Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces<br>the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in<br>the Accumulator and the contents of the Data Memory remain unchanged. |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation               | ACC.(i+1) $\leftarrow$ [m].i; (i=0~6)<br>ACC.0 $\leftarrow$ C<br>C $\leftarrow$ [m].7                                                                                                                                                                                                                                                       |
| Affected flag(s)        | C                                                                                                                                                                                                                                                                                                                                           |
| RR [m]                  | Rotate Data Memory right                                                                                                                                                                                                                                                                                                                    |
| Description             | The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7.                                                                                                                                                                                                                                         |
| Operation               | $[m].i \leftarrow [m].(i+1); (i=0\sim6)$<br>$[m].7 \leftarrow [m].0$                                                                                                                                                                                                                                                                        |
| Affected flag(s)        | None                                                                                                                                                                                                                                                                                                                                        |
|                         |                                                                                                                                                                                                                                                                                                                                             |
| RRA [m]                 | Rotate Data Memory right with result in ACC                                                                                                                                                                                                                                                                                                 |
| Description             | Data in the specified Data Memory is rotated right by 1 bit with bit 0 rotated into bit 7.<br>The rotated result is stored in the Accumulator and the contents of the Data Memory remain<br>unchanged.                                                                                                                                      |
| Operation               | $ACC.i \leftarrow [m].(i+1); (i=0\sim6)$ $ACC.7 \leftarrow [m].0$                                                                                                                                                                                                                                                                           |
| Affected flag(s)        | None                                                                                                                                                                                                                                                                                                                                        |
|                         |                                                                                                                                                                                                                                                                                                                                             |
| RRC [m]                 | Rotate Data Memory right through Carry                                                                                                                                                                                                                                                                                                      |
| Description             | The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7.                                                                                                                                                                    |
| Operation               | $[m].i \leftarrow [m].(i+1); (i=0~6)$<br>$[m].7 \leftarrow C$<br>$C \leftarrow [m].0$                                                                                                                                                                                                                                                       |
| Affected flag(s)        | C                                                                                                                                                                                                                                                                                                                                           |
|                         |                                                                                                                                                                                                                                                                                                                                             |
| RRCA [m]                | Rotate Data Memory right through Carry with result in ACC                                                                                                                                                                                                                                                                                   |
| Description             | Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged.                                                                      |
| Operation               | ACC.i $\leftarrow$ [m].(i+1); (i=0~6)<br>ACC.7 $\leftarrow$ C<br>C $\leftarrow$ [m].0                                                                                                                                                                                                                                                       |
| Affected flag(s)        | C [m].o                                                                                                                                                                                                                                                                                                                                     |
| SPC A Imi               | Subtract Data Mamany from ACC with Carry                                                                                                                                                                                                                                                                                                    |
| SBC A,[m]               | Subtract Data Memory from ACC with Carry                                                                                                                                                                                                                                                                                                    |
| Description             | The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.                 |
| Operation               | $ACC \leftarrow ACC - [m] - \overline{C}$                                                                                                                                                                                                                                                                                                   |
| Affected flag(s)        | OV, Z, AC, C                                                                                                                                                                                                                                                                                                                                |
|                         |                                                                                                                                                                                                                                                                                                                                             |



| SBCM A,[m]<br>Description     | Subtract Data Memory from ACC with Carry and result in Data Memory<br>The contents of the specified Data Memory and the complement of the carry flag are<br>subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the<br>result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is<br>positive or zero, the C flag will be set to 1.                                |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation<br>Affected flag(s) | $[m] \leftarrow ACC - [m] - \overline{C}$<br>OV, Z, AC, C                                                                                                                                                                                                                                                                                                                                                                                 |
| SDZ [m]                       | Skip if decrement Data Memory is 0                                                                                                                                                                                                                                                                                                                                                                                                        |
| Description                   | The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction.                                                                                                    |
| Operation                     | $[m] \leftarrow [m] - 1$<br>Skip if $[m]=0$                                                                                                                                                                                                                                                                                                                                                                                               |
| Affected flag(s)              | None                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SDZA [m]                      | Skip if decrement Data Memory is zero with result in ACC                                                                                                                                                                                                                                                                                                                                                                                  |
| Description                   | The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. |
| Operation                     | $ACC \leftarrow [m] - 1$<br>Skip if $ACC=0$                                                                                                                                                                                                                                                                                                                                                                                               |
| Affected flag(s)              | None                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SET [m]                       | Set Data Memory                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Description                   | Each bit of the specified Data Memory is set to 1.                                                                                                                                                                                                                                                                                                                                                                                        |
| Operation                     | [m] ← FFH                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Affected flag(s)              | None                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SET [m].i                     | Set bit of Data Memory                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Description                   | Bit i of the specified Data Memory is set to 1.                                                                                                                                                                                                                                                                                                                                                                                           |
| Operation                     | [m].i ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Affected flag(s)              | None                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SIZ [m]                       | Skip if increment Data Memory is 0                                                                                                                                                                                                                                                                                                                                                                                                        |
| Description                   | The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction.                                                                                                   |
| Operation                     | $[m] \leftarrow [m] + 1$<br>Skip if $[m]=0$                                                                                                                                                                                                                                                                                                                                                                                               |
| Affected flag(s)              | None                                                                                                                                                                                                                                                                                                                                                                                                                                      |



| SIZA [m]<br>Description            | Skip if increment Data Memory is zero with result in ACC<br>The contents of the specified Data Memory are first incremented by 1. If the result is 0, the<br>following instruction is skipped. The result is stored in the Accumulator but the specified<br>Data Memory contents remain unchanged. As this requires the insertion of a dummy<br>instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not<br>0 the program proceeds with the following instruction. |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operation                          | $ACC \leftarrow [m] + 1$<br>Skip if $ACC=0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Affected flag(s)                   | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SNZ [m].i                          | Skip if bit i of Data Memory is not 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Description                        | If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction.                                                                                                                                                                                                                        |
| Operation                          | Skip if $[m].i \neq 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Affected flag(s)                   | None                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| SUB A,[m]                          | Subtract Data Memory from ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Description                        | The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.                                                                                                                                                                                                                            |
| Operation                          | $ACC \leftarrow ACC - [m]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Affected flag(s)                   | OV, Z, AC, C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SUBM A,[m]                         | Subtract Data Memory from ACC with result in Data Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Description                        | The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.                                                                                                                                                                                                                            |
| Operation                          | $[m] \leftarrow ACC - [m]$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Affected flag(s)                   | OV, Z, AC, C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SUB A,x                            | Subtract immediate data from ACC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description                        | The immediate data specified by the code is subtracted from the contents of the Accumulator.<br>The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.                                                                                                                                                                                                          |
| Operation                          | $ACC \leftarrow ACC - x$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Affected flag(s)                   | OV, Z, AC, C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| SWAP [m]                           | Swap nibbles of Data Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Description                        | The low-order and high-order nibbles of the specified Data Memory are interchanged.                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Operation $\Delta$ fracted flag(s) | $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$<br>None                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Affected flag(s)                   | INDIE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



| SWAPA [m]        | Swap nibbles of Data Memory with result in ACC                                                                                                                                                                                                                                                                                                                                                               |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description      | The low-order and high-order nibbles of the specified Data Memory are interchanged. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged.                                                                                                                                                                                                                               |
| Operation        | ACC.3~ACC.0 $\leftarrow$ [m].7~[m].4<br>ACC.7~ACC.4 $\leftarrow$ [m].3~[m].0                                                                                                                                                                                                                                                                                                                                 |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                                                                                                                         |
| SZ [m]           | Skip if Data Memory is 0                                                                                                                                                                                                                                                                                                                                                                                     |
| Description      | The contents of the specified Data Memory are read out and then written to the specified Data Memory again. If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. |
| Operation        | Skip if [m]=0                                                                                                                                                                                                                                                                                                                                                                                                |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                                                                                                                         |
| SZA [m]          | Skip if Data Memory is 0 with data movement to ACC                                                                                                                                                                                                                                                                                                                                                           |
| Description      | The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction.                                                                 |
| Operation        | $ACC \leftarrow [m]$<br>Skip if [m]=0                                                                                                                                                                                                                                                                                                                                                                        |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                                                                                                                         |
| SZ [m].i         | Skip if bit i of Data Memory is 0                                                                                                                                                                                                                                                                                                                                                                            |
| Description      | If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction.                                                                                                                   |
| Operation        | Skip if [m].i=0                                                                                                                                                                                                                                                                                                                                                                                              |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                                                                                                                         |
| TABRD [m]        | Read table (specific page or current page) to TBLH and Data Memory                                                                                                                                                                                                                                                                                                                                           |
| Description      | The low byte of the program code addressed by the table pointer (TBHP and TBLP or only                                                                                                                                                                                                                                                                                                                       |
| Decemption       | TBLP if no TBHP) is moved to the specified Data Memory and the high byte moved to                                                                                                                                                                                                                                                                                                                            |
|                  | TBLH.                                                                                                                                                                                                                                                                                                                                                                                                        |
| Operation        | [m] ← program code (low byte)<br>TBLH ← program code (high byte)                                                                                                                                                                                                                                                                                                                                             |
| Affected flag(s) | None                                                                                                                                                                                                                                                                                                                                                                                                         |



| TABRDL [m]       | Read table (last page) to TBLH and Data Memory                                                                                                            |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description      | The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved to the specified Data Memory and the high byte moved to TBLH. |
| Operation        | [m] ← program code (low byte)<br>TBLH ← program code (high byte)                                                                                          |
| Affected flag(s) | None                                                                                                                                                      |
| XOR A,[m]        | Logical XOR Data Memory to ACC                                                                                                                            |
| Description      | Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator.                   |
| Operation        | $ACC \leftarrow ACC "XOR" [m]$                                                                                                                            |
| Affected flag(s) | Z                                                                                                                                                         |
| XORM A,[m]       | Logical XOR ACC to Data Memory                                                                                                                            |
| Description      | Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory.                   |
| Operation        | $[m] \leftarrow ACC "XOR" [m]$                                                                                                                            |
| Affected flag(s) | Z                                                                                                                                                         |
| XOR A,x          | Logical XOR immediate data to ACC                                                                                                                         |
| Description      | Data in the Accumulator and the specified immediate data perform a bitwise logical XOR operation. The result is stored in the Accumulator.                |
| Operation        | $ACC \leftarrow ACC "XOR" x$                                                                                                                              |
| Affected flag(s) | Z                                                                                                                                                         |



# **Package Information**

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>Package/Carton Information</u>.

Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page.

- Package Information (include Outline Dimensions, Product Tape and Reel Specifications)
- The Operation Instruction of Packing Materials
- Carton information



# 6-pin SOT23 Outline Dimensions



| Symbol | Dimensions in inch |       |       |
|--------|--------------------|-------|-------|
|        | Min.               | Nom.  | Max.  |
| A      | —                  | —     | 0.057 |
| A1     | —                  | —     | 0.006 |
| A2     | 0.035              | 0.045 | 0.051 |
| b      | 0.012              | —     | 0.020 |
| С      | 0.003              | —     | 0.009 |
| D      | 0.114 BSC          |       |       |
| E      | 0.063 BSC          |       |       |
| е      | 0.037 BSC          |       |       |
| e1     | 0.075 BSC          |       |       |
| Н      | 0.110 BSC          |       |       |
| L1     | 0.024 BSC          |       |       |
| θ      | 0°                 | —     | 8°    |

| Symbol | Dimensions in mm |      |      |
|--------|------------------|------|------|
|        | Min.             | Nom. | Max. |
| A      | _                | _    | 1.45 |
| A1     | _                | —    | 0.15 |
| A2     | 0.90             | 1.15 | 1.30 |
| b      | 0.30             | —    | 0.50 |
| С      | 0.08             | —    | 0.22 |
| D      | 2.90 BSC         |      |      |
| E      | 1.60 BSC         |      |      |
| e      | 0.95 BSC         |      |      |
| e1     | 1.90 BSC         |      |      |
| Н      | 2.80 BSC         |      |      |
| L1     | 0.60 BSC         |      |      |
| θ      | 0°               | —    | 8°   |



## 8-pin SOP (150mil) Outline Dimensions





| Symbol | Dimensions in inch |           |       |
|--------|--------------------|-----------|-------|
|        | Min.               | Nom.      | Max.  |
| A      | 0.236 BSC          |           |       |
| В      |                    | 0.154 BSC |       |
| С      | 0.012              | —         | 0.020 |
| C'     | 0.193 BSC          |           |       |
| D      | _                  | —         | 0.069 |
| E      | 0.050 BSC          |           |       |
| F      | 0.004              | —         | 0.010 |
| G      | 0.016              | —         | 0.050 |
| Н      | 0.004              | —         | 0.010 |
| α      | 0°                 | —         | 8°    |

| Symbol | Dimensions in mm |          |      |
|--------|------------------|----------|------|
|        | Min.             | Nom.     | Max. |
| A      | 6.00 BSC         |          |      |
| В      |                  | 3.90 BSC |      |
| С      | 0.31             | —        | 0.51 |
| C'     | 4.90 BSC         |          |      |
| D      | _                | —        | 1.75 |
| E      | 1.27 BSC         |          |      |
| F      | 0.10             | —        | 0.25 |
| G      | 0.40             | —        | 1.27 |
| Н      | 0.10             | _        | 0.25 |
| α      | 0°               | —        | 8°   |



### **10-pin MSOP Outline Dimensions**



| Symbol | Dimensions in inch |           |       |  |
|--------|--------------------|-----------|-------|--|
|        | Min.               | Nom.      | Max.  |  |
| А      | _                  | _         | 0.043 |  |
| A1     | 0.000              | _         | 0.006 |  |
| A2     | 0.030              | 0.033     | 0.037 |  |
| В      | 0.007              | _         | 0.013 |  |
| С      | 0.003              | _         | 0.009 |  |
| D      |                    | 0.118 BSC |       |  |
| E      | 0.193 BSC          |           |       |  |
| E1     | 0.118 BSC          |           |       |  |
| е      | 0.020 BSC          |           |       |  |
| L      | 0.016              | 0.024     | 0.031 |  |
| L1     | 0.037 BSC          |           |       |  |
| У      | _                  | 0.004     | _     |  |
| θ      | 0°                 | _         | 8°    |  |

| Symbol | Dimensions in mm |      |      |
|--------|------------------|------|------|
|        | Min.             | Nom. | Max. |
| A      | _                | —    | 1.10 |
| A1     | 0.00             | —    | 0.15 |
| A2     | 0.75             | 0.85 | 0.95 |
| В      | 0.17             | —    | 0.33 |
| С      | 0.08             | —    | 0.23 |
| D      | 3.00 BSC         |      |      |
| E      | 4.90 BSC         |      |      |
| E1     | 3.00 BSC         |      |      |
| е      | 0.50 BSC         |      |      |
| L      | 0.40             | 0.60 | 0.80 |
| L1     | 0.95 BSC         |      |      |
| у      | _                | 0.10 | —    |
| θ      | 0°               |      | 8°   |



## 16-pin NSOP (150mil) Outline Dimensions



E



| Symbol | Dimensions in inch |      |       |
|--------|--------------------|------|-------|
|        | Min.               | Nom. | Max.  |
| A      | 0.236 BSC          |      |       |
| В      | 0.154 BSC          |      |       |
| С      | 0.012              | —    | 0.020 |
| C'     | 0.390 BSC          |      |       |
| D      | —                  | —    | 0.069 |
| E      | 0.050 BSC          |      |       |
| F      | 0.004              | —    | 0.010 |
| G      | 0.016              | —    | 0.050 |
| Н      | 0.004              | —    | 0.010 |
| α      | 0°                 | —    | 8°    |

| Symbol | Dimensions in mm |      |      |
|--------|------------------|------|------|
|        | Min.             | Nom. | Max. |
| A      | 6.00 BSC         |      |      |
| В      | 3.90 BSC         |      |      |
| С      | 0.31             | —    | 0.51 |
| C'     | 9.90 BSC         |      |      |
| D      | _                | —    | 1.75 |
| E      | 1.27 BSC         |      |      |
| F      | 0.10             | —    | 0.25 |
| G      | 0.40             | —    | 1.27 |
| Н      | 0.10             | —    | 0.25 |
| α      | 0°               | —    | 8°   |



## 20-pin NSOP (150mil) Outline Dimensions



Е



| Symbol | Dimensions in inch |       |       |
|--------|--------------------|-------|-------|
|        | Min.               | Nom.  | Max.  |
| A      | 0.228              | 0.236 | 0.244 |
| В      | 0.146              | 0.154 | 0.161 |
| С      | 0.009              | _     | 0.012 |
| C'     | 0.382              | 0.390 | 0.398 |
| D      | _                  | —     | 0.069 |
| E      | 0.032 BSC          |       |       |
| F      | 0.002              | —     | 0.009 |
| G      | 0.020              | —     | 0.031 |
| Н      | 0.008              | _     | 0.010 |
| α      | 0°                 | _     | 8°    |

| Symbol | Dimensions in mm |      |       |
|--------|------------------|------|-------|
|        | Min.             | Nom. | Max.  |
| A      | 5.80             | 6.00 | 6.20  |
| В      | 3.70             | 3.90 | 4.10  |
| С      | 0.23             | —    | 0.30  |
| C'     | 9.70             | 9.90 | 10.10 |
| D      | —                | —    | 1.75  |
| E      | 0.80 BSC         |      |       |
| F      | 0.05             | —    | 0.23  |
| G      | 0.50             | _    | 0.80  |
| Н      | 0.21             | _    | 0.25  |
| α      | 0°               |      | 8°    |



## 24-pin SSOP (150mil) Outline Dimensions





| Symbol | Dimensions in inch |           |       |
|--------|--------------------|-----------|-------|
|        | Min.               | Nom.      | Max.  |
| A      | 0.236 BSC          |           |       |
| В      | 0.154 BSC          |           |       |
| С      | 0.008              | —         | 0.012 |
| C'     |                    | 0.341 BSC |       |
| D      | —                  | —         | 0.069 |
| E      |                    | 0.025 BSC |       |
| F      | 0.004              | —         | 0.010 |
| G      | 0.016              | —         | 0.050 |
| Н      | 0.004              | —         | 0.010 |
| α      | 0°                 | _         | 8°    |

| Symbol | Dimensions in mm |      |      |
|--------|------------------|------|------|
|        | Min.             | Nom. | Max. |
| A      | 6.00 BSC         |      |      |
| В      | 3.90 BSC         |      |      |
| С      | 0.20             | —    | 0.30 |
| C'     | 8.66 BSC         |      |      |
| D      | —                | —    | 1.75 |
| E      | 0.635 BSC        |      |      |
| F      | 0.10             | —    | 0.25 |
| G      | 0.41             | —    | 1.27 |
| Н      | 0.10             | _    | 0.25 |
| α      | 0°               | _    | 8°   |



Copyright<sup>©</sup> 2025 by HOLTEK SEMICONDUCTOR INC. All Rights Reserved.

The information provided in this document has been produced with reasonable care and attention before publication, however, HOLTEK does not guarantee that the information is completely accurate. The information contained in this publication is provided for reference only and may be superseded by updates. HOLTEK disclaims any expressed, implied or statutory warranties, including but not limited to suitability for commercialization, satisfactory quality, specifications, characteristics, functions, fitness for a particular purpose, and non-infringement of any thirdparty's rights. HOLTEK disclaims all liability arising from the information and its application. In addition, HOLTEK does not recommend the use of HOLTEK's products where there is a risk of personal hazard due to malfunction or other reasons. HOLTEK hereby declares that it does not authorise the use of these products in life-saving, life-sustaining or safety critical components. Any use of HOLTEK's products in life-saving/sustaining or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold HOLTEK harmless from any damages, claims, suits, or expenses resulting from such use. The information provided in this document, including but not limited to the content, data, examples, materials, graphs, and trademarks, is the intellectual property of HOLTEK (and its licensors, where applicable) and is protected by copyright law and other intellectual property laws. No license, express or implied, to any intellectual property right, is granted by HOLTEK herein. HOLTEK reserves the right to revise the information described in the document at any time without prior notice. For the latest information, please contact us.